I2C Registers
1350
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
Table 19-13. I2CMMIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
5
STARTMIS
R
0x0
START Detection Interrupt Mask. This bit is cleared by writing a 1 to
the STARTIC bit in the I2CMICR register.
0x0 = No interrupt.
0x1 = An unmasked START Detection interrupt was signaled and is
pending.
4
NACKMIS
R
0x0
Address/Data NACK Interrupt Mask. This bit is cleared by writing a 1
to the NACKIC bit in the I2CMICR register.
0x0 = No interrupt.
0x1 = An unmasked Address/Data NACK interrupt was signaled and
is pending.
3
DMATXMIS
R
0x0
Transmit DMA Interrupt Status. This bit is cleared by writing a 1 to
the DMATXIC bit in the I2CMICR register.
0x0 = No interrupt.
0x1 = An unmasked transmit DMA complete interrupt was signaled
and is pending.
2
DMARXMIS
R
0x0
Receive DMA Interrupt Status. This bit is cleared by writing a 1 to
the DMARXIC bit in the I2CMICR register.
0x0 = No interrupt.
0x1 = An unmasked receive DMA complete interrupt was signaled
and is pending.
1
CLKMIS
R
0x0
Clock Time-out Masked Interrupt Status. This bit is cleared by writing
a 1 to the CLKIC bit in the I2CMICR register.
0x0 = No interrupt.
0x1 = An unmasked clock timeout interrupt was signaled and is
pending.
0
MIS
R
0x0
Masked Interrupt Status. This bit is cleared by writing a 1 to the IC
bit in the I2CMICR register.
0x0 = An interrupt has not occurred or is masked.
0x1 = An unmasked master interrupt was signaled and is pending.