EMAC Registers
1040
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-94. EMACPC Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
3
ANEN
R/W
0x1
Auto-Negotiation Enable. This bit is sampled on the deassertion of
the PHY reset signal and is to select whether auto-negotiation is
enabled.
0x0 = Auto-negotiation disabled.
0x1 = Auto-negotiation enabled.
2-1
ANMODE
R/W
0x3
Auto Negotiation Mode. These bits are sampled on the deassertion
of the PHY reset signal and are used to determine the auto-
negotiation mode of the PHY.
0x0 = When ANEN = 0x0, the mode is 10Base-T, Half-Duplex. When
ANEN =0x1, the mode is 10Base-T, Half/Full-Duplex.
0x1 = When ANEN = 0x0, the mode is 10Base-T, Full-Duplex. When
ANEN =0x1, the mode is 100Base-TX, Half/Full-Duplex.
0x2 = When ANEN = 0x0, the mode is 100Base-TX, Half-
DuplexWhen ANEN =0x1, the mode is 10Base-T,Half-Duplex
100Base-TX, Half-Duplex
0x3 = When ANEN = 0x0, the mode is 100Base-TX, Full-Duplex.
When ANEN = 0x1, the mode is 10Base-T, Half/Full-Duplex
100Base-TX, Half/Full-Duplex.
0
PHYHOLD
R/W
0x0
Ethernet PHY Hold. This bit is sampled on the deassertion of the
PHY reset signal and is used to keep the PHY from transmitting
energy on the line.
0x0 = PHY transmits energy on the line.
0x1 = PHY is held off from transmitting energy on the line.