![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 749](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578749.webp)
ADC Registers
749
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
Table 10-23. ADCSSCTL0 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
26
IE6
R/W
0x0
7th Sample Interrupt Enable.
It is legal to have multiple samples within a sequence generate
interrupts.
0x0 = The raw interrupt is not asserted to the interrupt controller.
0x1 = The raw interrupt signal (INR0 bit) is asserted at the end of the
seventh sample's conversion. If the MASK0 bit in the ADCIM register
is set, the interrupt is promoted to the interrupt controller.
25
END6
R/W
0x0
7th Sample is End of Sequence.
It is possible to end the sequence on any sample position.
Software must set an ENDn bit somewhere within the sequence.
Samples defined after the sample containing a set ENDn bit are not
requested for conversion even though the fields may be non-zero.
0x0 = Another sample in the sequence is the final sample.
0x1 = The seventh sample is the last sample of the sequence.
24
D6
R/W
0x0
7th Sample Differential Input Select.
Because the temperature sensor does not have a differential option,
this bit must not be set when the TS6 bit is set.
0x0 = The analog inputs are not differentially sampled.
0x1 = The analog input is differentially sampled. The corresponding
ADCSSMUXn nibble must be set to the pair number "i", where the
paired inputs are "2i and 2i+1".
23
TS5
R/W
0x0
6th Sample Temp Sensor Select.
0x0 = The input pin specified by the ADCSSMUXn register is read
during the sixth sample of the sample sequence.
0x1 = The temperature sensor is read during the sixth sample of the
sample sequence.
22
IE5
R/W
0x0
6th Sample Interrupt Enable.
It is legal to have multiple samples within a sequence generate
interrupts.
0x0 = The raw interrupt is not asserted to the interrupt controller.
0x1 = The raw interrupt signal (INR0 bit) is asserted at the end of the
sixth sample's conversion. If the MASK0 bit in the ADCIM register is
set, the interrupt is promoted to the interrupt controller.
21
END5
R/W
0x0
6th Sample is End of Sequence.
It is possible to end the sequence on any sample position.
Software must set an ENDn bit somewhere within the sequence.
Samples defined after the sample containing a set ENDn bit are not
requested for conversion even though the fields may be non-zero.
0x0 = Another sample in the sequence is the final sample.
0x1 = The sixth sample is the last sample of the sequence.
20
D5
R/W
0x0
6th Sample Differential Input Select.
Because the temperature sensor does not have a differential option,
this bit must not be set when the TS5 bit is set.
0x0 = The analog inputs are not differentially sampled.
0x1 = The analog input is differentially sampled. The corresponding
ADCSSMUXn nibble must be set to the pair number "i", where the
paired inputs are "2i and 2i+1".
19
TS4
R/W
0x0
5th Sample Temp Sensor Select.
0x0 = The input pin specified by the ADCSSMUXn register is read
during the fifth sample of the sample sequence.
0x1 = The temperature sensor is read during the fifth sample of the
sample sequence.
18
IE4
R/W
0x0
5th Sample Interrupt Enable.
It is legal to have multiple samples within a sequence generate
interrupts.
0x0 = The raw interrupt is not asserted to the interrupt controller.
0x1 = The raw interrupt signal (INR0 bit) is asserted at the end of the
fifth sample's conversion. If the MASK0 bit in the ADCIM register is
set, the interrupt is promoted to the interrupt controller.