5
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
4.2.45
PPDMA Register (Offset = 0x30C) [reset = 0x1]
...........................................................
4.2.46
PPEPI Register (Offset = 0x310) [reset = 0x1]
.............................................................
4.2.47
PPHIB Register (Offset = 0x314) [reset = 0x01]
............................................................
4.2.48
PPUART Register (Offset = 0x318) [reset = 0xFF]
........................................................
4.2.49
PPSSI Register (Offset = 0x31C) [reset = 0xF]
.............................................................
4.2.50
PPI2C Register (Offset = 0x320) [reset = 0x3FF]
..........................................................
4.2.51
PPUSB Register (Offset = 0x328) [reset = 0x1]
............................................................
4.2.52
PPEPHY Register (Offset = 0x330) [reset = 0x1]
..........................................................
4.2.53
PPCAN Register (Offset = 0x334) [reset = 0x3]
............................................................
4.2.54
PPADC Register (Offset = 0x338) [reset = 0x3]
............................................................
4.2.55
PPACMP Register (Offset = 0x33C) [reset = 0x1]
.........................................................
4.2.56
PPPWM Register (Offset = 0x340) [reset = 0x1]
...........................................................
4.2.57
PPQEI Register (Offset = 0x344) [reset = 0x1]
.............................................................
4.2.58
PPEEPROM Register (Offset = 0x358) [reset = 0x01]
....................................................
4.2.59
PPCCM Register (Offset = 0x374) [reset = 0x01]
..........................................................
4.2.60
PPLCD Register (Offset = 0x390) [reset = 0x01]
...........................................................
4.2.61
PPOWIRE Register (Offset = 0x398) [reset = 0x01]
.......................................................
4.2.62
PPEMAC Register (Offset = 0x39C) [reset = 0x01]
........................................................
4.2.63
PPPRB Register (Offset = 0x3A0) [reset = 0x00]
..........................................................
4.2.64
SRWD Register (Offset = 0x500) [reset = 0x00]
...........................................................
4.2.65
SRTIMER Register (Offset = 0x504) [reset = 0x00]
........................................................
4.2.66
SRGPIO Register (Offset = 0x508) [reset = 0x00]
.........................................................
4.2.67
SRDMA Register (Offset = 0x50C) [reset = 0x00]
.........................................................
4.2.68
SREPI Register (Offset = 0x510) [reset = 0x00]
............................................................
4.2.69
SRHIB Register (Offset = 0x514) [reset = 0x00]
...........................................................
4.2.70
SRUART Register (Offset = 0x518) [reset = 0x00]
.........................................................
4.2.71
SRSSI Register (Offset = 0x51C) [reset = 0x0]
.............................................................
4.2.72
SRI2C Register (Offset = 0x520) [reset = 0x0]
.............................................................
4.2.73
SRUSB Register (Offset = 0x528) [reset = 0x0]
............................................................
4.2.74
SREPHY Register (Offset = 0x530) [reset = 0x0]
..........................................................
4.2.75
SRCAN Register (Offset = 0x534) [reset = 0x0]
............................................................
4.2.76
SRADC Register (Offset = 0x538) [reset = 0x0]
............................................................
4.2.77
SRACMP Register (Offset = 0x53C) [reset = 0x0]
.........................................................
4.2.78
SRPWM Register (Offset = 0x540) [reset = 0x0]
...........................................................
4.2.79
SRQEI Register (Offset = 0x544) [reset = 0x0]
.............................................................
4.2.80
SREEPROM Register (Offset = 0x558) [reset = 0x0]
......................................................
4.2.81
SRCCM Register (Offset = 0x574) [reset = 0x0]
...........................................................
4.2.82
SRLCD Register (Offset = 0x590) [reset = 0x0]
............................................................
4.2.83
SROWIRE Register (Offset = 0x598) [reset = 0x0]
........................................................
4.2.84
SREMAC Register (Offset = 0x59C) [reset = 0x0]
.........................................................
4.2.85
RCGCWD Register (Offset = 0x600) [reset = 0x0]
.........................................................
4.2.86
RCGCTIMER Register (Offset = 0x604) [reset = 0x00]
...................................................
4.2.87
RCGCGPIO Register (Offset = 0x608) [reset = 0x00]
.....................................................
4.2.88
RCGCDMA Register (Offset = 0x60C) [reset = 0x0]
.......................................................
4.2.89
RCGCEPI Register (Offset = 0x610) [reset = 0x0]
.........................................................
4.2.90
RCGCHIB Register (Offset = 0x614) [reset = 0x1]
.........................................................
4.2.91
RCGCUART Register (Offset = 0x618) [reset = 0x00]
....................................................
4.2.92
RCGCSSI Register (Offset = 0x61C) [reset = 0x0]
........................................................
4.2.93
RCGCI2C Register (Offset = 0x620) [reset = 0x00]
........................................................
4.2.94
RCGCUSB Register (Offset = 0x628) [reset = 0x0]
........................................................
4.2.95
RCGCEPHY Register (Offset = 0x630) [reset = 0x0]
......................................................
4.2.96
RCGCCAN Register (Offset = 0x634) [reset = 0x0]
........................................................
4.2.97
RCGCADC Register (Offset = 0x638) [reset = 0x0]
........................................................