![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 315](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578315.webp)
System Control Registers
315
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.76 SRADC Register (Offset = 0x538) [reset = 0x0]
Analog-to-Digital Converter Software Reset (SRADC)
The SRADC register lets software reset the available ADC modules.
A peripheral is reset by software using a simple 2-step process:
1. Software sets a bit (or bits) in the SRADC register. While the SRADC bit is 1, the peripheral is held in
reset.
2. Software completes the reset process by clearing the SRADC bit.
There may be latency from the clearing of the SRADC bit to when the peripheral is ready for use.
Software should check the corresponding PRADC bit to verify that the ADC module registers are ready to
be accessed.
NOTE:
Use this register to reset the ADC modules.
SRADC is shown in
and described in
.
Return to
Figure 4-82. SRADC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R1
R0
R-0x0
R/W-
0x0
R/W-
0x0
Table 4-89. SRADC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1
R1
R/W
0x0
ADC Module 1 Software Reset
0x0 = ADC module 1 is not reset.
0x1 = ADC module 1 is reset.
0
R0
R/W
0x0
ADC Module 0 Software Reset
0x0 = ADC module 0 is not reset.
0x1 = ADC module 0 is reset.