![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 9](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578009.webp)
9
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
7.2.2
ROM
...............................................................................................................
7.2.3
Flash Memory
....................................................................................................
7.2.4
EEPROM
..........................................................................................................
7.2.5
Bus Matrix Memory Accesses
..................................................................................
7.3
Flash Registers
...........................................................................................................
7.3.1
FMA Register (Offset = 0x0) [reset = 0x0]
....................................................................
7.3.2
FMD Register (Offset = 0x4) [reset = 0x0]
...................................................................
7.3.3
FMC Register (Offset = 0x8) [reset = 0x0]
...................................................................
7.3.4
FCRIS Register (Offset = 0xC) [reset = 0x0]
.................................................................
7.3.5
FCIM Register (Offset = 0x10) [reset = 0x0]
.................................................................
7.3.6
FCMISC Register (Offset = 0x14) [reset = 0x0]
.............................................................
7.3.7
FMC2 Register (Offset = 0x20) [reset = 0x0]
................................................................
7.3.8
FWBVAL Register (Offset = 0x30) [reset = 0x0]
.............................................................
7.3.9
FLPEKEY Register (Offset = 0x3C) [reset = 0xFFFF]
......................................................
7.3.10
FWB0 to FWB31 Registers (Offset = 0x100 to 0x17C) [reset = 0x0]
....................................
7.3.11
FLASHPP Register (Offset = 0xFC0) [reset = 0x701401FF]
.............................................
7.3.12
SSIZE Register (Offset = 0xFC4) [reset = 0x3FF]
.........................................................
7.3.13
FLASHCONF Register (Offset = 0xFC8) [reset = 0x0]
....................................................
7.3.14
ROMSWMAP Register (Offset = 0xFCC) [reset = 0x0]
....................................................
7.3.15
FLASHDMASZ Register (Offset = 0xFD0) [reset = 0x0]
..................................................
7.3.16
FLASHDMAST Register (Offset = 0xFD4) [reset = 0x0]
..................................................
7.4
EEPROM Registers
......................................................................................................
7.4.1
EESIZE Register (Offset = 0x0) [reset = 0x00600600]
.....................................................
7.4.2
EEBLOCK Register (Offset = 0x4) [reset = 0x0]
............................................................
7.4.3
EEOFFSET Register (Offset = 0x8) [reset = 0x0]
...........................................................
7.4.4
EERDWR Register (Offset = 0x10) [reset = X]
..............................................................
7.4.5
EERDWRINC Register (Offset = 0x14) [reset = X]
..........................................................
7.4.6
EEDONE Register (Offset = 0x18) [reset = 0x0]
............................................................
7.4.7
EESUPP Register (Offset = 0x1C) [reset = X]
...............................................................
7.4.8
EEUNLOCK Register (Offset = 0x20) [reset = X]
...........................................................
7.4.9
EEPROT Register (Offset = 0x30) [reset = 0x0]
.............................................................
7.4.10
EEPASS0 to EEPASS2 Registers (Offset = 0x34 to 0x3C) [reset = X]
.................................
7.4.11
EEINT Register (Offset = 0x40) [reset = 0x0]
...............................................................
7.4.12
EEHIDE0 Register (Offset = 0x50) [reset = 0x0]
...........................................................
7.4.13
EEHIDE1 Register (Offset = 0x54) [reset = 0x0]
...........................................................
7.4.14
EEHIDE2 Register (Offset = 0x58) [reset = 0x0]
...........................................................
7.4.15
EEDBGME Register (Offset = 0x80) [reset = 0x0]
.........................................................
7.4.16
EEPROMPP Register (Offset = 0xFC0) [reset = 0x1FF]
..................................................
7.5
System Control Memory Registers
.....................................................................................
7.5.1
RVP Register (Offset = 0xD4) [reset = 0x0101FFF0]
.......................................................
7.5.2
BOOTCFG Register (Offset = 0x1D0) [reset = 0xFFFFFFFE]
.............................................
7.5.3
USER_REG0 to USER_REG3 Registers (Offset = 0x1E0 to 0x1EC) [reset = 0xFFFFFFFF]
........
7.5.4
FMPRE0 to FMPRE15 Registers (Offset = 0x200 to 0x23C) [reset = 0xFFFFFFFF]
..................
7.5.5
FMPPE0 to FMPPE15 Registers (Offset = 0x400 to 0x43C) [reset = 0xFFFFFFFF]
...................
8
Micro Direct Memory Access (µDMA)
..................................................................................
8.1
Introduction
................................................................................................................
8.2
Block Diagram
.............................................................................................................
8.3
Functional Description
....................................................................................................
8.3.1
Priority
.............................................................................................................
8.3.2
Arbitration Size
...................................................................................................
8.3.3
Request Types
...................................................................................................
8.3.4
Channel Configuration
..........................................................................................
8.3.5
Transfer Modes
..................................................................................................