
Flash Registers
564
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Internal Memory
7.3.10 FWB0 to FWB31 Registers (Offset = 0x100 to 0x17C) [reset = 0x0]
Flash Write Buffer n (FWBn)
These 32 registers hold the contents of the data to be written into the Flash memory on a buffered Flash
memory write operation. The offset selects one of the 32-bit registers. Only FWBn registers that have
been updated since the preceding buffered Flash memory write operation are written into the Flash
memory, so it is not necessary to write the entire bank of registers in order to write 1 or 2 words. The
FWBn registers are written into the Flash memory with the FWB0 register corresponding to the address
contained in FMA. FWB1 is written to the address FMA +0x4 etc. Note that only data bits that are 0 result
in the Flash memory being modified. A data bit that is 1 leaves the content of the Flash memory bit at its
previous value.
FWBn is shown in
and described in
.
Return to
Figure 7-18. FWBn Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DATA
R/W-0x0
Table 7-17. FWBn Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
DATA
R/W
0x0
Data
Data to be written into the Flash memory.