![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 462](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578462.webp)
System Control Registers
462
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.187 PRLCD Register (Offset = 0xA90) [reset = 0x0]
LCD Controller Peripheral Ready (PRLCD)
The PRLCD register indicates whether the LCD Controller modules are ready to be accessed by software
following a change in status of power, run mode clocking, or reset. A power change is initiated if the
corresponding PCLCD bit is changed from 0 to 1. A run mode clocking change is initiated if the
corresponding RCGCLCD bit is changed. A reset change is initiated if the corresponding SRLCD bit is
changed from 0 to 1.
The PRLCD bit is cleared on any of the preceding events and is not set again until the module is
completely powered, enabled, and internally reset.
PRLCD is shown in
and described in
Return to
Figure 4-193. PRLCD Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R0
R-0x0
R-0x0
Table 4-221. PRLCD Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
R0
R
0x0
LCD Controller Module 0 Peripheral Ready
0x0 = LCD Controller module 0 is not ready for access. It is
unclocked, unpowered, or in the process of completing a reset
sequence.
0x1 = LCD Controller module 0 is ready for access.