![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 7](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578007.webp)
7
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Contents
4.2.151
PCDMA Register (Offset = 0x90C) [reset = 0x1]
.........................................................
4.2.152
PCEPI Register (Offset = 0x910) [reset = 0x1]
............................................................
4.2.153
PCHIB Register (Offset = 0x914) [reset = 0x1]
...........................................................
4.2.154
PCUART Register (Offset = 0x918) [reset = 0xFF]
.......................................................
4.2.155
PCSSI Register (Offset = 0x91C) [reset = 0xF]
...........................................................
4.2.156
PCI2C Register (Offset = 0x920) [reset = 0x3FF]
........................................................
4.2.157
PCUSB Register (Offset = 0x928) [reset = 0x1]
..........................................................
4.2.158
PCEPHY Register (Offset = 0x930) [reset = 0x0]
.........................................................
4.2.159
PCCAN Register (Offset = 0x934) [reset = 0x3]
..........................................................
4.2.160
PCADC Register (Offset = 0x938) [reset = 0x3]
..........................................................
4.2.161
PCACMP Register (Offset = 0x93C) [reset = 0x1]
........................................................
4.2.162
PCPWM Register (Offset = 0x940) [reset = 0x1]
.........................................................
4.2.163
PCQEI Register (Offset = 0x944) [reset = 0x1]
...........................................................
4.2.164
PCEEPROM Register (Offset = 0x958) [reset = 0x1]
....................................................
4.2.165
PCCCM Register (Offset = 0x974) [reset = 0x1]
..........................................................
4.2.166
PCLCD Register (Offset = 0x990) [reset = 0x1]
..........................................................
4.2.167
PCOWIRE Register (Offset = 0x998) [reset = 0x1]
.......................................................
4.2.168
PCEMAC Register (Offset = 0x99C) [reset = 0x1]
........................................................
4.2.169
PRWD Register (Offset = 0xA00) [reset = 0x0]
...........................................................
4.2.170
PRTIMER Register (Offset = 0xA04) [reset = 0x00]
......................................................
4.2.171
PRGPIO Register (Offset = 0xA08) [reset = 0x00]
.......................................................
4.2.172
PRDMA Register (Offset = 0xA0C) [reset = 0x0]
.........................................................
4.2.173
PREPI Register (Offset = 0xA10) [reset = 0x0]
...........................................................
4.2.174
PRHIB Register (Offset = 0xA14) [reset = 0x1]
...........................................................
4.2.175
PRUART Register (Offset = 0xA18) [reset = 0x00]
.......................................................
4.2.176
PRSSI Register (Offset = 0xA1C) [reset = 0x0]
...........................................................
4.2.177
PRI2C Register (Offset = 0xA20) [reset = 0x00]
..........................................................
4.2.178
PRUSB Register (Offset = 0xA28) [reset = 0x0]
..........................................................
4.2.179
PREPHY Register (Offset = 0xA30) [reset = 0x0]
........................................................
4.2.180
PRCAN Register (Offset = 0xA34) [reset = 0x0]
..........................................................
4.2.181
PRADC Register (Offset = 0xA38) [reset = 0x0]
..........................................................
4.2.182
PRACMP Register (Offset = 0xA3C) [reset = 0x0]
.......................................................
4.2.183
PRPWM Register (Offset = 0xA40) [reset = 0x0]
.........................................................
4.2.184
PRQEI Register (Offset = 0xA44) [reset = 0x0]
...........................................................
4.2.185
PREEPROM Register (Offset = 0xA58) [reset = 0x0]
....................................................
4.2.186
PRCCM Register (Offset = 0xA74) [reset = 0x0]
.........................................................
4.2.187
PRLCD Register (Offset = 0xA90) [reset = 0x0]
..........................................................
4.2.188
PROWIRE Register (Offset = 0xA98) [reset = 0x0]
......................................................
4.2.189
PREMAC Register (Offset = 0xA9C) [reset = 0x0]
.......................................................
4.2.190
UNIQUEID0 to UNIQUEID3 Register (Offset = 0xF20 to 0xF2C) [reset = X]
.........................
4.3
Cryptographic System Control (CCM) Registers
.....................................................................
4.3.1
CCMCGREQ Register (Offset = 0x204) [reset = 0x0]
......................................................
5
Processor Support and Exception Module
...........................................................................
5.1
Functional Description
....................................................................................................
5.2
System Exception Registers
............................................................................................
5.2.1
SYSEXCRIS Register (Offset = 0x0) [reset = 0x0]
..........................................................
5.2.2
SYSEXCIM Register (Offset = 0x4) [reset = 0x0]
...........................................................
5.2.3
SYSEXCMIS Register (Offset = 0x8) [reset = 0x0]
.........................................................
5.2.4
SYSEXCIC Register (Offset = 0xC) [reset = 0x0]
...........................................................
6
Hibernation Module
...........................................................................................................
6.1
Introduction
................................................................................................................
6.2
Block Diagram
.............................................................................................................
6.3
Functional Description
....................................................................................................