System Control Registers
456
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.181 PRADC Register (Offset = 0xA38) [reset = 0x0]
Analog-to-Digital Converter Peripheral Ready (PRADC)
The PRADC register indicates whether the ADC modules are ready to be accessed by software following
a change in status of power, run mode clocking, or reset. A power change is initiated if the corresponding
PCADC bit is changed from 0 to 1. A run mode clocking change is initiated if the corresponding
RCGCADC bit is changed. A reset change is initiated if the corresponding SRADC bit is changed from 0
to 1.
The PRADC bit is cleared on any of the preceding events and is not set again until the module is
completely powered, enabled, and internally reset.
PRADC is shown in
and described in
Return to
Figure 4-187. PRADC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R1
R0
R-0x0
R-0x0
R-0x0
Table 4-215. PRADC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1
R1
R
0x0
ADC Module 1 Peripheral Ready
0x0 = ADC module 1 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0x1 = ADC module 1 is ready for access.
0
R0
R
0x0
ADC Module 0 Peripheral Ready
0x0 = ADC module 0 is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0x1 = ADC module 0 is ready for access.