![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 445](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578445.webp)
System Control Registers
445
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.172 PRDMA Register (Offset = 0xA0C) [reset = 0x0]
Micro Direct Memory Access Peripheral Ready (PRDMA)
The PRDMA register indicates whether the µDMA module is ready to be accessed by software following a
change in status of power, run mode clocking, or reset. A power change is initiated if the corresponding
PCDMA bit is changed from 0 to 1. A run mode clocking change is initiated if the corresponding
RCGCDMA bit is changed. A reset change is initiated if the corresponding SRDMA bit is changed from 0
to 1.
The PRDMA bit is cleared on any of the preceding events and is not set again until the module is
completely powered, enabled, and internally reset.
PRDMA is shown in
and described in
.
Return to
Figure 4-178. PRDMA Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R0
R-0x0
R-0x0
Table 4-206. PRDMA Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
R0
R
0x0
µDMA Module Peripheral Ready
0x0 = The µDMA module is not ready for access. It is unclocked,
unpowered, or in the process of completing a reset sequence.
0x1 = The µDMA module is ready for access.