![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1069](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781069.webp)
MII Management (EPHY) Registers
1069
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.7.17 EPHYMISR1 Register (Address = 0x12) [reset = 0x0]
Ethernet PHY MII Interrupt Status 1 - MR18 (EPHYMISR1)
This register contains events status and enables for the interrupt function. If an event has occurred since
the last read of this register, the corresponding status bit is set. If the corresponding enable bit in the
register is set, an interrupt is generated if the event occurs. The INTEN bit (Bit 1) in the EPHYSCR
register (0x011) must also be set to allow interrupts. The status indications in this register are set even if
the interrupt is not enabled.
EPHYMISR1 is shown in
and described in
.
Return to
Figure 15-105. EPHYMISR1 Register
15
14
13
12
11
10
9
8
RESERVED
LINKSTAT
SPEED
DUPLEXM
ANC
FCHF
RXHF
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
7
6
5
4
3
2
1
0
RESERVED
LINKSTATEN
SPEEDEN
DUPLEXMEN
ANCEN
FCHFEN
RXHFEN
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 15-117. EPHYMISR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-14
RESERVED
R
0x0
13
LINKSTAT
R
0x0
Change of Link Status Interrupt. Reading this bit clears the interrupt
and thus, the status bit.
0x0 = No change of link status.
0x1 = Change of link status interrupt is pending.
12
SPEED
R
0x0
Change of Speed Status Interrupt. Reading this bit clears the
interrupt and thus, the status bit.
0x0 = No change of speed status.
0x1 = Change of speed status interrupt is pending.
11
DUPLEXM
R
0x0
Change of Duplex Status Interrupt. Reading this bit clears the
interrupt and thus, the status bit.
0x0 = No change of duplex status.
0x1 = Duplex status change interrupt is pending.
10
ANC
R
0x0
Auto-Negotiation Complete Interrupt. Reading this bit clears the
interrupt and thus, the status bit.
0x0 = No Auto-negotiation complete event is pending.
0x1 = Auto-negotiation complete interrupt is pending.
9
FCHF
R
0x0
False Carrier Counter Half-Full Interrupt. Reading this bit clears the
interrupt and thus, the status bit.
0x0 = False carrier counter half-full event is not pending.
0x1 = False carrier counter (Register EPHYFCSCR) exceeds half-full
and an interrupt is pending.
8
RXHF
R
0x0
Receive Error Counter Half-Full Interrupt. Reading this bit clears the
interrupt and thus, the status bit.
0x0 = False carrier counter half-full event is not pending.
0x1 = Receive error counter (Register EPHYRXERCNT) exceeds
half-full and an interrupt is pending.
7-6
RESERVED
R
0x0
5
LINKSTATEN
R/W
0x0
Link Status Interrupt Enable.
0x0 = Change of link status interrupt disabled.
0x1 = Enable interrupt on change of link status.