![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1071](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781071.webp)
MII Management (EPHY) Registers
1071
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.7.18 EPHYMISR2 Register (Address = 0x13) [reset = 0x0]
Ethernet PHY MII Interrupt Status 2 - MR19 (EPHYMISR2)
This register contains additional event status and enables for the interrupt function. If an event has
occurred since the last read of this register, the corresponding status bit is set. If the corresponding enable
bit in the register is set, an interrupt is generated if the event occurs. The INTEN bit (bit 1) in the
EPHYSCR register (PHY offset 0x011) must also be set to allow interrupts. The status indications in this
register are set even if the interrupt is not enabled.
EPHYMISR2 is shown in
and described in
.
Return to
Figure 15-106. EPHYMISR2 Register
15
14
13
12
11
10
9
8
RESERVED
ANERR
PAGERX
LBFIFO
MDICO
SLEEP
POLINT
JABBER
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
7
6
5
4
3
2
1
0
RESERVED
ANERREN
PAGERXEN
LBFIFOEN
MDICOEN
SLEEPEN
POLINTEN
JABBEREN
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R-0x0
Table 15-118. EPHYMISR2 Register Field Descriptions
Bit
Field
Type
Reset
Description
15
RESERVED
R
0x0
14
ANERR
R
0x0
Auto-Negotiation Error Interrupt. Reading this bit clears the interrupt.
0x0 = No Auto-negotiation error event pending.
0x1 = Auto-negotiation error interrupt is pending.
13
PAGERX
R
0x0
Page Receive Interrupt. Reading this bit clears the interrupt.
0x0 = Page has not been received.
0x1 = Page has been received.
12
LBFIFO
R
0x0
Loopback FIFO Overflow/Underflow Event Interrupt. Reading this bit
clears the interrupt.
0x0 = No FIFO Overflow/Underflow event pending.
0x1 = FIFO Overflow/Underflow event interrupt pending.
11
MDICO
R
0x0
MDI/MDIX Crossover Status Changed Interrupt. Reading this bit
clears the interrupt.
0x0 = MDI crossover status has not changed.
0x1 = MDI crossover status changed interrupt is pending.
10
SLEEP
R
0x0
Sleep Mode Event Interrupt. Reading this bit clears the interrupt.
0x0 = No sleep mode event pending.
0x1 = Sleep Mode event interrupt is pending.
9
POLINT
R
0x0
Polarity Changed Interrupt. Reading this bit clears the interrupt.
0x0 = No Data polarity event pending.
0x1 = Data polarity changed interrupt pending.
8
JABBER
R
0x0
Jabber Detect Event Interrupt. Reading this bit clears the interrupt.
0x0 = No Jabber detect event pending
0x1 = Jabber detect event interrupt pending.
7
RESERVED
R
0x0
6
ANERREN
R/W
0x0
Auto-Negotiation Error Interrupt Enable.
0x0 = Auto-Negotiation error event interrupt disabled.
0x1 = Enable interrupt on Auto-Negotiation error event
5
PAGERXEN
R/W
0x0
Page Receive Interrupt Enable.
0x0 = Page Receive error event interrupt disabled.
0x1 = Page receive event interrupt enabled.