![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1223](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781223.webp)
GPIO Registers
1223
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Input/Outputs (GPIOs)
17.5.17 GPIOSLR Register (Offset = 0x518) [reset = 0x0]
GPIO Slew Rate Control Select (GPIOSLR)
The GPIOSLR register is the slew rate control register. Slew rate control is only available when using the
8-mA, 10-mA or 12-mA drive strength option. The selection of drive strength is done through the GPIO
Drive Select (GPIODRnR registers and the GPIO Peripheral Configuration (GPIOPC) register.
NOTE:
This register has no effect on port pins PL6 and PL7.
GPIOSLR is shown in
and described in
Return to
Figure 17-21. GPIOSLR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SRL
R-0x0
R/W-0x0
Table 17-26. GPIOSLR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-0
SRL
R/W
0x0
Slew Rate Limit Enable (
8-mA,
10-mA and
12-mA drive only)
0x0 = Slew rate control is disabled for the corresponding pin.
0x1 = Slew rate control is enabled for the corresponding pin.