
GPIO Registers
1236
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Input/Outputs (GPIOs)
17.5.28 GPIOWAKELVL Register (Offset = 0x544) [reset = 0x0]
GPIO Wake Level (GPIOWAKELVL)
This register is used to configure the wake level for K[7:4] in the hibernation module. The wake source
must be enabled in the GPIOWAKEPEN register at offset 0x540. In order for this register configuration to
become implemented, the WUUNLK bit needs to be set in the HIBIO register at offset 0x02C in the
hibernation module.
NOTE:
This register is only available on Port K.
GPIOWAKELVL is shown in
and described in
Return to
Figure 17-32. GPIOWAKELVL Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
WAKELVL7
WAKELVL6
WAKELVL5
WAKELVL4
RESERVED
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R-0x0
Table 17-39. GPIOWAKELVL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7
WAKELVL7
R/W
0x0
K[7] Wake Level.
0x0 = Wake level low
0x1 = Wake level high
6
WAKELVL6
R/W
0x0
K[6] Wake Level.
0x0 = Wake level low
0x1 = Wake level high
5
WAKELVL5
R/W
0x0
K[5] Wake Level.
0x0 = Wake level low
0x1 = Wake level high
4
WAKELVL4
R/W
0x0
K[4] Wake Level.
0x0 = Wake level low
0x1 = Wake level high
3-0
RESERVED
R
0x0