
LCD Registers
1416
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.14 LCDRASTRSUBP1 Register (Offset = 0x38) [reset = 0x0]
LCD Raster Subpanel Display 1 (LCDRASTRSUBP1)
Note that subpictures are only allowed for Active Matrix mode (LCDTFT = 1) in LCDRASTRCTL
LCDRASTRSUBP1 is shown in
and described in
.
Return to
Figure 20-29. LCDRASTRSUBP1 Register
31
30
29
28
27
26
25
24
SPEN
RESERVED
HOLS
RESERVED
LPPT
R/W-0x0
R-0x0
R/W-0x0
R-0x0
R/W-0x0
23
22
21
20
19
18
17
16
LPPT
R/W-0x0
15
14
13
12
11
10
9
8
DPDLSB
R/W-0x0
7
6
5
4
3
2
1
0
DPDLSB
R/W-0x0
Table 20-23. LCDRASTRSUBP1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31
SPEN
R/W
0x0
Subpanel enable.
0x0 = Function disabled
0x1 = Sub-panel function mode enabled
30
RESERVED
R
0x0
29
HOLS
R/W
0x0
High or low signal.
This field indicates the position of the sub-panel based on the LPPT
value.
0x0 = Default Pixel Data lines are at the top of the screen and the
active video lines are at the bottom of the screen.
0x1 = Active video lines are at the top of the screen and Default
Pixel Data lines are at the bottom of the screen.
28-26
RESERVED
R
0x0
25-16
LPPT
R/W
0x0
Line per panel threshold.
Encoded value (programmed value range of {0:2047} represents an
actual range of {1:2048}) used to specify the number of lines on the
bottom part of the panel. Bit 10 of this field is in LCDRASTRSUBP2.
HOLS determines whether Default Pixel Data is on the top (HOLS =
0) or on the bottom (HOLS = 1). LPPT defines the number of lines
on the bottom part of the output.
15-0
DPDLSB
R/W
0x0
Default pixel data LSB[15:0].
DPD defines the default value of the pixel data sent to the panel for
the lines until LPPT is reach or after passing LPPT. DPDMSB is
defined in bit field [7:0] in LCDRASTRSUBP2.