![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1614](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781614.webp)
SHA/MD5 Registers
1614
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
SHA/MD5 Accelerator
25.2.10 SHA_IRQENABLE Register (Offset = 0x11C) [reset = 0x3]
SHA Interrupt Enable (SHA_IRQENABLE)
The SHA_IRQENABLE register contains an enable bit for each unique interrupt. An interrupt is enabled
when both the global enable, the IT_EN bit, in the SHA_SYSCONFIG register and the bit in this register
are both set to 1.
SHA_IRQENABLE is shown in
and described in
.
Return to
Figure 25-13. SHA_IRQENABLE Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
M_CONTEXT_
READY
RESERVED
M_INPUT_REA
DY
M_OUTPUT_R
EADY
R-0x0
R/W-0x0
R-0x0
R/W-0x1
R/W-0x1
Table 25-24. SHA_IRQENABLE Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0x0
3
M_CONTEXT_READY
R/W
0x0
Mask for context ready interrupt
0x0 = Context ready interrupt is disabled (masked).
0x1 = Context ready interrupt is enabled.
2
RESERVED
R
0x0
1
M_INPUT_READY
R/W
0x1
Mask for input ready interrupt
0x0 = Input ready interrupt is disabled (masked).
0x1 = Input ready interrupt is enabled.
0
M_OUTPUT_READY
R/W
0x1
Mask for output ready interrupt
0x0 = Output ready interrupt is disabled (masked).
0x1 = Output ready interrupt is enabled.