I2C Registers
1351
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.5.8 I2CMICR Register (Offset = 0x1C) [reset = 0x0]
I2C Master Interrupt Clear (I2CMICR)
This register clears the raw and masked interrupts.
I2CMICR is shown in
and described in
Return to
Figure 19-24. I2CMICR Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
RXFFIC
TXFEIC
RXIC
TXIC
R-0x0
W-0x0
W-0x0
W-0x0
W-0x0
7
6
5
4
3
2
1
0
ARBLOSTIC
STOPIC
STARTIC
NACKIC
DMATXIC
DMARXIC
CLKIC
IC
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
Table 19-14. I2CMICR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-12
RESERVED
R
0x0
11
RXFFIC
W
0x0
Receive FIFO Full Interrupt Clear. Writing a 1 to this bit clears the
RXFFIS bit in the I2CMRIS register and the RXFFMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.
10
TXFEIC
W
0x0
Transmit FIFO Empty Interrupt Clear Writing a 1 to this bit clears the
TXFERIS bit in the I2CMRIS register and the TXFEMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.
9
RXIC
W
0x0
Receive FIFO Request Interrupt Clear Writing a 1 to this bit clears
the RXRIS bit in the I2CMRIS register and the RXMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.
8
TXIC
W
0x0
Transmit FIFO Request Interrupt Clear. Writing a 1 to this bit clears
the TXRIS bit in the I2CMRIS register and the TXMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.
7
ARBLOSTIC
W
0x0
Arbitration Lost Interrupt Clear. Writing a 1 to this bit clears the
ARBLOSTRIS bit in the I2CMRIS register and the ARBLOSTMIS bit
in the I2CMMIS register. A read of this register returns no
meaningful data.
6
STOPIC
W
0x0
STOP Detection Interrupt Clear. Writing a 1 to this bit clears the
STOPRIS bit in the I2CMRIS register and the STOPMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.
5
STARTIC
W
0x0
START Detection Interrupt Clear. Writing a 1 to this bit clears the
STARTRIS bit in the I2CMRIS register and the STARTMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.
4
NACKIC
W
0x0
Address/Data NACK Interrupt Clear. Writing a 1 to this bit clears the
NACKRIS bit in the I2CMRIS register and the NACKMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.
3
DMATXIC
W
0x0
Transmit DMA Interrupt Clear. Writing a 1 to this bit clears the
DMATXRIS bit in the I2CMRIS register and the DMATXMIS bit in the
I2CMMIS register. A read of this register returns no meaningful data.