I2C Registers
1368
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.5.20 I2CSICR Register (Offset = 0x818) [reset = 0x0]
I2C Slave Interrupt Clear (I2CSICR)
This register clears the raw interrupt. A read of this register returns no meaningful data.
I2CSICR is shown in
and described in
.
Return to
Figure 19-37. I2CSICR Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
RXFFIC
R-0x0
W-0x0
7
6
5
4
3
2
1
0
TXFEIC
RXIC
TXIC
DMATXIC
DMARXIC
STOPIC
STARTIC
DATAIC
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
W-0x0
Table 19-27. I2CSICR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-9
RESERVED
R
0x0
8
RXFFIC
W
0x0
Receive FIFO Full Interrupt Mask. Writing a 1 to this bit clears the
RXFFIS bit in the I2CSRIS register and the RXFFMIS bit in the
I2CSMIS register. A read of this register returns no meaningful data.
7
TXFEIC
W
0x0
Transmit FIFO Empty Interrupt Mask. Writing a 1 to this bit clears the
TXFERIS bit in the I2CSRIS register and the TXFEMIS bit in the
I2CSMIS register. A read of this register returns no meaningful data.
6
RXIC
W
0x0
Receive Request Interrupt Mask. Writing a 1 to this bit clears the
RXRIS bit in the I2CSRIS register and the RXMIS bit in the I2CSMIS
register. A read of this register returns no meaningful data.
5
TXIC
W
0x0
Transmit Request Interrupt Mask. Writing a 1 to this bit clears the
TXRIS bit in the I2CSRIS register and the TXMIS bit in the I2CSMIS
register. A read of this register returns no meaningful data.
4
DMATXIC
W
0x0
Transmit DMA Interrupt Clear. Writing a 1 to this bit clears the
DMATXRIS bit in the I2CSRIS register and the DMATXMIS bit in the
I2CSMIS register. A read of this register returns no meaningful data.
3
DMARXIC
W
0x0
Receive DMA Interrupt Clear. Writing a 1 to this bit clears the
DMARXRIS bit in the I2CSRIS register and the DMARXMIS bit in the
I2CSMIS register. A read of this register returns no meaningful data.
2
STOPIC
W
0x0
Stop Condition Interrupt Clear. Writing a 1 to this bit clears the
STOPRIS bit in the I2CSRIS register and the STOPMIS bit in the
I2CSMIS register. A read of this register returns no meaningful data.
1
STARTIC
W
0x0
Start Condition Interrupt Clear. Writing a 1 to this bit clears the
STARTRIS bit in the I2CSRIS register and the STARTMIS bit in the
I2CSMIS register. A read of this register returns no meaningful data.
0
DATAIC
W
0x0
Data Interrupt Clear. Writing a 1 to this bit clears the DATARIS bit in
the I2CSRIS register and the DATMIS bit in the I2CSMIS register. A
read of this register returns no meaningful data.