
I2C Registers
1353
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.5.9 I2CMCR Register (Offset = 0x20) [reset = 0x0]
I2C Master Configuration (I2CMCR)
This register configures the mode (Master or Slave), and sets the interface for test mode loopback.
I2CMCR is shown in
and described in
Return to
Figure 19-25. I2CMCR Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
SFE
MFE
RESERVED
LPBK
R-0x0
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 19-15. I2CMCR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-6
RESERVED
R
0x0
5
SFE
R/W
0x0
I2C Slave Function Enable.
0x0 = Slave mode is disabled.
0x1 = Slave mode is enabled.
4
MFE
R/W
0x0
I2C Master Function Enable.
0x0 = Master mode is disabled.
0x1 = Master mode is enabled.
3-1
RESERVED
R
0x0
0
LPBK
R/W
0x0
I2C Loopback.
0x0 = Normal operation.
0x1 = The controller in a test mode loopback configuration.