
I2C Registers
1357
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.5.13 I2CMBCNT Register (Offset = 0x34) [reset = 0x0]
I2C Master Burst Count (I2CMBCNT)
When BURST is active, the value in the I2CMBLEN register is copied into this register and decremented
during the BURST transaction. This register can be used to determine the number of transfers that
occurred when a BURST terminates early (as a result of a data NACK). When a BURST completes
successfully, this register will contain 0.
I2CMBCNT is shown in
and described in
Return to
Figure 19-29. I2CMBCNT Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CNTL
R-0x0
R-0x0
Table 19-19. I2CMBCNT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-0
CNTL
R
0x0
I2C Master Burst Count. This field contains the current count-down
value of the BURST transaction.