![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1355](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781355.webp)
I2C Registers
1355
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.5.11 I2CMBMON Register (Offset = 0x2C) [reset = 0x3]
I2C Master Bus Monitor (I2CMBMON)
This register is used to determine the SCL and SDA signal status.
I2CMBMON is shown in
and described in
Return to
Figure 19-27. I2CMBMON Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
SDA
SCL
R-0x0
R-0x1
R-0x1
Table 19-17. I2CMBMON Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1
SDA
R
0x1
I2C SDA Status.
0x0 = The I2CSDA signal is low.
0x1 = The I2CSDA signal is high.
0
SCL
R
0x1
I2C SCL Status.
0x0 = The I2CSCL signal is low.
0x1 = The I2CSCL signal is high.