LCD Registers
1408
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.9 LIDDCS1DATA Register (Offset = 0x24) [reset = 0x0]
LIDD CS1 Data Read/Write Initiation (LIDDCS1DATA)
What is the difference between this register an the above register
LIDDCS1DATA is shown in
and described in
Return to
Figure 20-24. LIDDCS1DATA Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CS0DATA
R-0x0
R/W-0x0
Table 20-18. LIDDCS1DATA Register Field Descriptions
Bit
Field
Type
Reset
Description
31-16
RESERVED
R
0x0
15-0
CS0DATA
R/W
0x0
LCD Data Read/Write Initiation.
The LCD Controller supports a shared Address/Data output bus. A
write to this register would initiate a bus write transaction. A read
from this register would initiate a bus read transaction.
CPU reads and writes to this register are not permitted if the LIDD
module is in DMA mode (DMAEN bit set in the LIDDCTRL register).
If the LIDD is being used as a generic bus interface, writing to this
register can store CS1ADDR to an external transparent latch holding
a 16-bit address.
If the LIDD is being used to interface with a character based LCD
panel in Hitachi configuration mode, reading and writing to this
register can be used to access the data area of the panel.