3.7.9 Other SFRs..................................................................................................................................... 3-57
3.7.10 IEM Control SFRs......................................................................................................................... 3-57
3.7.11 Miscellaneous SFRs..................................................................................................................... 3-63
4.1 Overview of PMU ..................................................................................................................................... 4-1
4.2 FunctionAL Description of PMU............................................................................................................... 4-2
4.3 System Power Mode................................................................................................................................ 4-4
4.3.1 Overview........................................................................................................................................... 4-4
4.3.2 Normal Mode .................................................................................................................................... 4-7
4.3.3 IDLE Mode........................................................................................................................................ 4-9
4.3.4 DEEP-IDLE Mode............................................................................................................................. 4-9
4.3.5 STOP Mode .................................................................................................................................... 4-11
4.3.6 DEEP-STOP Mode......................................................................................................................... 4-13
4.3.7 SLEEP Mode .................................................................................................................................. 4-15
4.4 System Power Mode Transition ............................................................................................................. 4-17
4.4.1 Transition Entering/ Exiting Condition ............................................................................................ 4-19
4.5 Cortex-A8 Power Mode.......................................................................................................................... 4-21
4.5.1 Overview......................................................................................................................................... 4-21
4.5.2 Cortex-A8 Power Mode Transition ................................................................................................. 4-21
4.5.3 State Save and Restore ................................................................................................................. 4-24
4.6 Wakeup Sources.................................................................................................................................... 4-25
4.6.1 External Interrupts .......................................................................................................................... 4-25
4.6.2 RTC Alarm ...................................................................................................................................... 4-25
4.6.3 System Timer.................................................................................................................................. 4-25
4.7 External Power Control .......................................................................................................................... 4-26
4.7.1 USB OTG PHY ............................................................................................................................... 4-27
4.7.2 HDMI PHY ...................................................................................................................................... 4-27
4.7.3 MIPI D-PHY .................................................................................................................................... 4-28
4.7.4 PLL ................................................................................................................................................. 4-28
4.7.5 DAC ................................................................................................................................................ 4-29
4.7.6 ADC I/O .......................................................................................................................................... 4-30
4.7.7 POR ................................................................................................................................................ 4-30
4.8 Internal memory control ......................................................................................................................... 4-31
4.8.1 SRAM ............................................................................................................................................. 4-31
4.8.2 ROM ............................................................................................................................................... 4-32
4.9 Reset Control ......................................................................................................................................... 4-33
4.9.1 Reset Types.................................................................................................................................... 4-33
4.9.2 Hardware Reset.............................................................................................................................. 4-33
4.10 Register Description............................................................................................................................. 4-38
4.10.1 Register Map ................................................................................................................................ 4-38
4.10.2 Clock Control Register.................................................................................................................. 4-40
4.10.3 Reset Control Register ................................................................................................................. 4-41
4.10.4 Power Management Register ....................................................................................................... 4-42
4.10.5 MISC Register .............................................................................................................................. 4-53
Intelligent Energy Management ................................................................5-1
5.1 Overview OF Intelligent Energy Management ......................................................................................... 5-1
5.1.1 Key Features of Intelligent Energy Management ............................................................................. 5-2
5.1.2 Block Diagram .................................................................................................................................. 5-3
5.2 Functional Description of Intelligent Energy Management ...................................................................... 5-4
5.2.1 IEM System Components................................................................................................................. 5-4
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...