S5PC110_UM
2 GENERAL PURPOSE INPUT/ OUTPUT
2-11
@Reset
Sleep
Pin Name
GPIO
Func0
Func1
Func2
Func3
Default
PUD
I/O
State
Pad Type
XpwmTOUT[3] GPD0[3]
TOUT_3
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2c0SDA GPD1[0] I2C0_SDA
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2c0SCL GPD1[1] I2C0_SCL
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2c1SDA GPD1[2] I2C1_SDA
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2c1SCL GPD1[3] I2C1_SCL
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2c2SDA GPD1[4] I2C2_SDA IEM_SCLK
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2c2SCL GPD1[5] I2C2_SCL IEM_SPWI
GPI
PD
I(L)
A1
PBIDIRSE_G
XciPCLK GPE0[0]
CAM_A_PCLK
GPI
PD
I(L)
A1
PBIDIRSE_G
XciVSYNC GPE0[1]
CAM_A_VSYNC
GPI
PD
I(L)
A1
PBIDIRSE_G
XciHREF GPE0[2]
CAM_A_HREF
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[0] GPE0[3]
CAM_A_DATA[0]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[1] GPE0[4]
CAM_A_DATA[1]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[2] GPE0[5]
CAM_A_DATA[2]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[3] GPE0[6]
CAM_A_DATA[3]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[4] GPE0[7]
CAM_A_DATA[4]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[5] GPE1[0]
CAM_A_DATA[5]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[6] GPE1[1]
CAM_A_DATA[6]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciDATA[7] GPE1[2]
CAM_A_DATA[7]
GPI
PD
I(L)
A1
PBIDIRSE_G
XciCLKenb GPE1[3]
CAM_A_CLKOUT
GPI
PD
I(L)
A1
PBIDIRSE_G
XciFIELD GPE1[4]
CAM_A_FIELD
GPI
PD
I(L)
A1
PBIDIRSE_G
XvHSYNC GPF0[0]
LCD_HSYNC SYS_CS0 VEN_HSYNC
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVSYNC GPF0[1]
LCD_VSYNC SYS_CS1 VEN_VSYNC
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVDEN GPF0[2]
LCD_VDEN SYS_RS VEN_HREF
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVCLK GPF0[3]
LCD_VCLK SYS_WE V601_CLK
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[0] GPF0[4]
LCD_VD[0] SYS_VD[0]
VEN_DATA[0]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[1] GPF0[5]
LCD_VD[1] SYS_VD[1]
VEN_DATA[1]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[2] GPF0[6]
LCD_VD[2] SYS_VD[2]
VEN_DATA[2]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[3] GPF0[7]
LCD_VD[3] SYS_VD[3]
VEN_DATA[3]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[4] GPF1[0]
LCD_VD[4] SYS_VD[4]
VEN_DATA[4]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[5] GPF1[1]
LCD_VD[5] SYS_VD[5]
VEN_DATA[5]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[6] GPF1[2]
LCD_VD[6] SYS_VD[6]
VEN_DATA[6]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[7] GPF1[3]
LCD_VD[7] SYS_VD[7]
VEN_DATA[7]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[8] GPF1[4]
LCD_VD[8] SYS_VD[8]
V656_DATA[0]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[9] GPF1[5]
LCD_VD[9] SYS_VD[9]
V656_DATA[1]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[10] GPF1[6]
LCD_VD[10] SYS_VD[10]
V656_DATA[2]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[11] GPF1[7]
LCD_VD[11] SYS_VD[11]
V656_DATA[3]
GPI
PD
I(L)
A1
PBIDIRSE_G
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...