S5PC110_UM
3 2BMIPI DSIM
3-24
3.3.1.9 Main Display HPORCH Register (DSIM_MHPORCH, R/W, Address = 0xFA50_0020)
DSIM_MHPORCH
Bit
Description
Initial State
MainHfp[15:0]
[31:16]
Specifies the horizontal front porch width for Video mode.
HFP is specified using blank packet.
These bits specify the word counts for blank packet in HFP.
In Command mode, these bits are ignored.
0
MainHbp[15:0] [15:0]
Specifies the horizontal back porch width for Video mode.
HBP is specified using blank packet.
These bits specify the word counts for blank packet in HBP.
In Command mode, these bits are ignored.
0
3.3.1.10 Main Display Sync Area Register (DSIM_MSYNC, R/W, Address = 0xFA50_0024)
DSIM_MSYNC
Bit
Description
Initial State
MainVsa[9:0]
[31:22]
Specifies the vertical sync pulse width for Video mode
(Line count). In command mode, these bits are ignored.
0
Reserved [21:16]
Reserved
-
MianHsa[15:0] [15:0]
Specifies the horizontal sync pulse width for Video mode.
HSA is specified using blank packet.
These bits specify word counts for blank packet in HSA.
In command mode, these bits are ignored.
0
3.3.1.11 Sub Display Image Resolution Register (DSIM_SDRESOL, R/W, Address = 0xFA50_0028)
DSIM_SDRESOL
Bit
Description
Initial State
SubStandby [31]
Specifies standby for receiving DISPCON output in
Command mode after setting all configuration.
0 = Not ready
1 = Standby
Standby should be set after configuration (resolution,
reqtype, pixelform, and so on) is set for command mode.
In Video mode, this bit is ignored.
0
Reserved [30:27]
Reserved
-
SubVResol[10:0] [26:16]
Specifies the Vertical resolution (1 ~ 1024).
0x300
Reserved [15:11]
Reserved
-
SubHResol[10:0] [10:0]
Specifies the Horizontal resolution (1 ~ 1024).
0x400
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...