Figure 2-19 Input DMA or External Camera Interface ..................................................................................... 2-20
Figure 2-20 Frame Buffer Control .................................................................................................................... 2-21
Figure 2-21 Camera Window Offset Sheme .................................................................................................... 2-29
Figure 2-22 Interrupt Generation Scheme ....................................................................................................... 2-34
Figure 2-23 Image Mirror and Rotation ............................................................................................................ 2-41
Figure 2-24 YCbCr Plane Memory Storing Style ............................................................................................. 2-45
Figure 2-25 Scaling Scheme............................................................................................................................ 2-46
Figure 2-26 I/O Timing Diagram for Direct Path............................................................................................... 2-53
Figure 2-27 Input & Output Modes in CAMIF................................................................................................... 2-54
Figure 2-28 Capture Frame Control ................................................................................................................. 2-59
Figure 2-29 Image Effect.................................................................................................................................. 2-62
Figure 2-38 Input DMA Offset and Image Size ................................................................................................ 2-78
Figure 2-39 Output DMA Offset and Image Size ............................................................................................. 2-78
Figure 3-1 MIPI DSI System Block Diagram ...................................................................................................... 3-2
Figure 3-2 Rx Data Word Alignment .................................................................................................................. 3-4
Figure 3-3 Signal Converting Diagram in Video Mode....................................................................................... 3-5
Figure 3-13 I80 Interface Timing Diagram ......................................................................................................... 3-10
Figure 4-1 MIPI CSI System Block Diagram ...................................................................................................... 4-2
Figure 4-2 Waveform of Output Data ................................................................................................................. 4-3
Figure 4-3 MIPI CSIS Data Alignment ............................................................................................................... 4-4
Figure 5-1 SGX540 Block Diagram.................................................................................................................... 5-5
Figure 5-2 Block Diagram of Integration Information with Related Block ........................................................ 5-10
Figure 6-1 MFC Block Diagram.......................................................................................................................... 6-6
Figure 6-2 Luma and Chroma Pixel (8 bytes-aligned) ....................................................................................... 6-7
Figure 6-3 QCIF Image in 16pixel x 16lines (1x1) Tiled Mode........................................................................... 6-8
Figure 6-4 QCIF Image in 64pixel x 32lines (4x2) Tiled Mode........................................................................... 6-9
Figure 6-5 Shared Memory Input for Decoders ............................................................................................... 6-77
Figure 6-6 Shared Memory Output for Decoders............................................................................................. 6-78
Figure 6-7 VC1 Parameters ............................................................................................................................. 6-79
Figure 6-8 Shared Memory Input for Encoders................................................................................................ 6-80
Figure 6-9 Shared Memory Output for Encoders............................................................................................. 6-80
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...