Table of Contents
Universal Asynchronous Receiver and Transmitter ...............................1-1
1.3 UART Description .................................................................................................................................... 1-3
1.3.1 Data Transmission............................................................................................................................ 1-3
1.3.2 Data Reception ................................................................................................................................. 1-3
1.3.3 Auto Flow Control (AFC) .................................................................................................................. 1-3
1.3.6 RS-232C Interface............................................................................................................................ 1-5
1.3.7 Interrupt/DMA Request Generation .................................................................................................. 1-5
1.3.8 UART Error Status FIFO .................................................................................................................. 1-6
1.4 UART Input Clock Diagram Description ................................................................................................ 1-10
1.5 I/O Description ....................................................................................................................................... 1-11
1.6 Register Description............................................................................................................................... 1-12
1.6.1 Register map .................................................................................................................................. 1-12
2.1 Overview of IIC-Bus Interface .................................................................................................................. 2-1
2.2 Key Features of IIC-Bus Inteface............................................................................................................. 2-2
2.3 IIC-Bus Interface Operation ..................................................................................................................... 2-3
2.3.1 Start and Stop Conditions................................................................................................................. 2-3
2.3.2 Data Transfer Format ....................................................................................................................... 2-4
2.3.3 ACK Signal Transmission................................................................................................................. 2-5
2.3.4 Read-Write Operation....................................................................................................................... 2-6
2.3.5 Bus Arbitration Procedures............................................................................................................... 2-6
2.3.6 Abort Conditions ............................................................................................................................... 2-6
2.3.8 Flowcharts of Operations in Each Mode .......................................................................................... 2-7
2.4 I/O Description ....................................................................................................................................... 2-11
2.5 Register Description............................................................................................................................... 2-12
2.5.1 Register Map .................................................................................................................................. 2-12
3.1 Overview of Serial Peripheral Interface ................................................................................................... 3-1
3.2 Key Features of Serial Peripheral Interface............................................................................................. 3-1
3.2.1 Operation of Serial Peripheral Interface ........................................................................................... 3-2
3.3 IO Description .......................................................................................................................................... 3-5
3.4 Register Description................................................................................................................................. 3-6
3.4.1 Register Map .................................................................................................................................... 3-6
3.4.2 Special Function Register................................................................................................................. 3-9
4.1 Overview of USB 2.0 HOST Controller.................................................................................................... 4-1
4.3 Register Description................................................................................................................................. 4-4
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...