S5PC110_UM
1 DMA CONTROLLER
1-10
Register
Address
R/W
Description
Reset Value
CS4
0xE090_0120
R
Specifies the Channel Status for DMA Channel 4.
0x0
CS5
0xE090_0128
R
Specifies the Channel Status for DMA Channel 5.
0x0
CS6
0xE090_0130
R
Specifies the Channel Status for DMA Channel 6.
0x0
CS7
0xE090_0138
R
Specifies the Channel Status for DMA Channel 7.
0x0
Channel Program Counter Registers. For more information, refer to page 3-26 of “PL330 TRM”.
CPC0
0xE090_0104
R
Specifies the Channel PC for DMA Channel 0.
0x0
CPC1
0xE090_010C
R
Specifies the Channel PC for DMA Channel 1.
0x0
CPC2
0xE090_0114
R
Specifies the Channel PC for DMA Channel 2.
0x0
CPC3
0xE090_011C
R
Specifies the Channel PC for DMA Channel 3.
0x0
CPC4
0xE090_0124
R
Specifies the Channel PC for DMA Channel 4.
0x0
CPC5
0xE090_012C
R
Specifies the Channel PC for DMA Channel 5.
0x0
CPC6
0xE090_0134
R
Specifies the Channel PC for DMA Channel 6.
0x0
CPC7
0xE090_013C
R
Specifies the Channel PC for DMA Channel 7.
0x0
Reserved 0xE090_0140-
0xE090_03FC
- Reserved
-
Source Address Registers. For more information, refer to page 3-27 of “PL330 TRM”.
SA_0 0xE090_0400
R
Specifies the Source Address for DMA Channel 0.
0x0
SA_1 0xE090_0420
R
Specifies the Source Address for DMA Channel 1.
0x0
SA_2 0xE090_0440
R
Specifies the Source Address for DMA Channel 2.
0x0
SA_3 0xE090_0460
R
Specifies the Source Address for DMA Channel 3.
0x0
SA_4 0xE090_0480
R
Specifies the Source Address for DMA Channel 4.
0x0
SA_5 0xE090_04A0
R
Specifies the Source Address for DMA Channel 5.
0x0
SA_6 0xE090_04C0
R
Specifies the Source Address for DMA Channel 6.
0x0
SA_7 0xE090_04E0
R
Specifies the Source Address for DMA Channel 7.
0x0
Destination Address Registers. For more information, refer to page 3-29 of “PL330 TRM”.
DA_0
0xE090_0404
R
Specifies the Destination Address for DMA Channel
0.
0x0
DA_1
0xE090_0424
R
Specifies the Destination Address for DMA Channel
1.
0x0
DA_2
0xE090_0444
R
Specifies the Destination Address for DMA Channel
2.
0x0
DA_3
0xE090_0464
R
Specifies the Destination Address for DMA Channel
3.
0x0
DA_4
0xE090_0484
R
Specifies the Destination Address for DMA Channel
4.
0x0
DA_5
0xE090_04A4
R
Specifies the Destination Address for DMA Channel
5.
0x0
DA_6 0xE090_04C4
R
Specifies the Destination Address for DMA Channel
6.
0x0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...