S5PC110_UM
4 3BMIPI CSIS
4-7
4.6.1.1 Control Register (CSIS_CONTROL, R/W, Address = 0xFA60_0000)
CSIS_CONTROL
Bit
Description
Initial State
S_DpDn_Swap_Clk [31]
Swaps
Dp
channel and Dn channel of clock lanes.
0 = Default
1 = Swaps
0
S_DpDn_Swap_Dat
[30]
Swaps Dp channel and Dn channel of data lanes.
0 = Default
1 = Swaps
0
Reserved
[29:21] Should be 0.
0
Parallel
[20]
Specifies data alignment size. Refer to
4.4 "Data Format"
.
0 = 24-bit data alignment
1 = 32-bit data alignment
1
Reserved
[19:17] Should be 0.
0
Update_Shadow
[16]
Updates the shadow registers.
0 = Default
1 = Updates the shadow registers
After configuration, set this bit for updating shadow registers.
This bit is cleared automatically after updating shadow
registers.
0
Reserved
[15:9]
Should be 0.
0
WCLK_Src
[8]
Specifies wrapper clock source.
0 = PCLK
1 = EXTCLK
This bit determines the source of pixel clock, which transfers
image data to CAMIF.
0
Reserved
[7:5]
Should be 0.
0
SwRst
[4]
Specifies software reset.
0 = No reset
1 = Reset
All writable registers in CSIS return to their reset value. After
this bit is active for three cycles, this bit is de-asserted
automatically.
Note: Almost all MIPI CSIS blocks use “ByteClk” from D-
PHY. “ByteClk” is not a continuous clock. You must assert
software reset if the camera module is turned off.
0
Reserved [3:1]
Reserved
0
Enable [0]
Specifies
the
CSIS system on/ off.
0 = Off
1 = On
If this bit is low even though the CSIS clock is alive, then any
request from CSIS is not serviced and kept waiting. Once the
main host disables CSIS, it should be reset by software or
hardware before the main host enables CSIS again.
0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...