S5PC110_UM
5 USB2.0 HS OTG
5-34
5.8.3.4 OTG USB Configuration Register (GUSBCFG, R/W, Address = 0xEC00_000C)
This register configures the core after power-on or a changing to Host mode or Device mode. It contains USB and
USB-PHY related configuration parameters. The application must program this register before starting any
transactions on either the AHB or the USB. Do not make changes to this register after the initial programming.
GUSBCFG
Bit
Description
R/W Initial State
Reserved [31]
-
-
1'h0
ForceDevMode
[30]
Force Device Mode
Writing a 1 to this bit forces the core to device mode
irrespective of utmiotg_iddig input pin.
•
1’b0: Normal Mode
•
1’b1: Force Device Mode
After setting the force bit, the application must wait at least 25
ms before the change to take effect.
R/W 1'b0
ForceHstMode
[29]
Force Host Mode
Writing a 1 to this bit forces the core to host mode irrespective
of utmiotg_iddig input pin.
•
1’b0: Normal Mode
•
1’b1: Force Host Mode
After setting the force bit, the application must wait at least 25
ms before the change to take effect..
R/W 1'b0
Reserved [28:14]
-
- 15'h0
USBTrdTim
[13:10] USB Turnaround Time
Sets the turnaround time in PHY clocks. Specifies the response
time for a MAC request to the Packet FIFO Controller (PFC) to
fetch data from the DFIFO (SPRAM). This must be
programmed to
•
4’h5: When the MAC interface is 16-bit UTMI+.
•
4’h9: When the MAC interface is 8-bit UTMI+.
Note: The values above are calculated for the minimum AHB
frequency of 30 MHz. USB turnaround time is critical for
certification where long cables and 5-Hubs are used, so if you
need the AHB to run at less than 30 MHz, and if USB
turnaround time is not critical, these bits can be programmed to
a larger value.
R/W 4'h5
HNPCap [9]
HNP
-
Capable
The application uses this bit to control the OTG controller HNP
capabilities.
•
1'b0: HNP capability is not enabled
•
1'b1: HNP capability is enabled
R/W 1'b0
SRPCap
[8]
SRP - Capable
The application uses this bit to control the OTG core's SRP
capabilities.
•
1'b0: SRP capability is not enabled
•
1'b1: SRP capability is enabled
R/W 1'b0
Reserved [7:4]
-
- 4'h0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...