S5PC110_UM
5 USB2.0 HS OTG
5-46
5.8.3.10 Device Mode Receive Status Debug Read/Status Read and Pop Registers (GRXSTSR/GRXSTSP,
R, Address = 0xEC00_001C, 0xEC00_0020)
GRXSTSR/
GRXSTSP
Bit
Description
R/W
Initial State
Reserved [31:25]
-
- 7'h3F
FN
[24:21] Frame Number
This is the least significant 4 bits of the (micro) frame number in
which the packet is received on the USB. This field is
supported if isochronous OUT endpoints are supported.
R 4'hF
PktSts
[20:17] Packet Status
Indicates the status of the received packet.
•
4'b0001: Global OUT NAK (triggers an interrupt)
•
4'b0010: OUT data packet received
•
4'b0011: OUT transfer completed (triggers an interrupt)
•
4'b0100: SETUP transaction completed (triggers an interrupt)
•
4'b0110: SETUP data packet received
•
others: Reserved
R 4'b1111
DPID
[16:15] Data PID
Indicates the Data PID of the received OUT data packet.
•
2'b00: DATA0
•
2'b10: DATA1
•
2'b01: DATA2
•
2'b11: MDATA
R 2'b11
BCnt
[14:4] Byte Count
Indicates the byte count of the received data packet.
R 11'h3FF
EPNum
[3:0]
Endpoint number
Indicates the endpoint number to which the current received
packet belongs.
R 4'hF
5.8.3.11 Receive FIFO Size Register (GRXFSIZ, R/W, Address = 0xEC00_0024)
The application programs the RAM size that must be allocated to the RxFIFO.
GRXFSIZ
Bit
Description
R/W
Initial State
Reserved [31:16]
-
- 16'h0
RxFDep
[15:0]
RxFIFO Depth
This value is in terms of 32-bit words.
•
Minimum value is 16
•
Maximum value is 7936
The power-on reset value of this register is specified as the
Largest Rx Data FIFO Depth.
A new value must be written to this field. Programmed values
must not exceed the power-on value set.
R/W 16'h1F00
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...