S5PC110_UM
10 9BHIGH-DEFINITION MULTIMEDIA INTERFACE
10-88
10.3.4.22 SPDIFIN Info Register (SPDIFIN_DATA_BUF0_1/2/3)
•
SPDIFIN_DATA_BUF_0_1, R, Address = 0xFA13_0060
•
SPDIFIN_DATA_BUF_0_2, R, Address = 0xFA13_0064
•
SPDIFIN_DATA_BUF_0_3, R, Address = 0xFA13_0068
SPDIFIN_DATA_BUF0_1/2/3
Bit
Description
Initial State
received_data_0_1
received_data_0_2
received_data_0_3
[7:0]
[7:0]
[7:0]
Specifies the PCM or stream data for 1st burst of
HDMI.
SPDIFIN_DATA_BUF_0_1 =
SPDIFIN_DATA_BUF_0[7:0]
SPDIFIN_DATA_BUF_0_2 =
SPDIFIN_DATA_BUF_0[15:8]
SPDIFIN_DATA_BUF_0_3 =
SPDIFIN_DATA_BUF_0[23:16]
If SPDIFIN_CONFIG.data_align is ‘0’ for 16-bit,
received_data is equal to {data_(N)th,
data_(N+1)th}.
If SPDIFIN_CONFIG.data_align is ‘1’ for 32-bit,
received_data is equal to {U, V, C, P, zero-padding,
and data[n:0]}.
If SPDIFIN_CONFIG.U_V_P_report is ‘0’,
received_data is equal to {zero-padding, data[n:0]}.
, where, ‘n’ is dependent on
SPDIFIN_CH_STATUS_1 and word_length if
SPDIFIN_CONFIG. data_type is 0 for PCM.
‘n’ is equal to 15 if SPDIFIN_CONFIG.data_type is
1 for stream.
If SPDIFIN_CONFIG.HDMI_burst_size is 1 burst,
HDMI accesses only this data register.
0x00
10.3.4.23 SPDIFIN Info Register (SPDIFIN_USER_BUF_0, R, Address = 0xFA13_006C)
SPDIFIN_USER_BUF_0
Bit
Description
Initial State
received_data_user_0
[7:4]
Specifies the user bit of 1st burst of HDMI
received_data[7:4] =
SPDIFIN_DATA_BUF_0[31:28].
0x0
- [3:0]
Reserved
0x0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...