3.1 Architecture of MIPI DSM ........................................................................................................................ 3-1
3.1.1 KEY Features of MIPI DSM.............................................................................................................. 3-1
3.1.2 Block Diagram of MIPI DSI System.................................................................................................. 3-2
3.1.3 Interfaces and Protocol..................................................................................................................... 3-5
3.1.4 Configuration .................................................................................................................................. 3-13
3.1.5 Dual Display Versus Single Display ............................................................................................... 3-13
3.1.6 PLL ................................................................................................................................................. 3-13
3.1.7 Buffer .............................................................................................................................................. 3-13
3.2 I/O Description ....................................................................................................................................... 3-14
3.3 Register Description............................................................................................................................... 3-15
3.3.1 Register Map .................................................................................................................................. 3-15
3.4 DPHY PLL Control ................................................................................................................................. 3-31
3.4.1 PMS Setting SAMPLE for MIPI PLL ............................................................................................... 3-31
4.1 Overview of MIPI CSIS ............................................................................................................................ 4-1
4.2 Block Diagram.......................................................................................................................................... 4-2
4.3 Interface and Protocol.............................................................................................................................. 4-3
4.4 Data Format ............................................................................................................................................. 4-4
4.4.1 Data Alignment ................................................................................................................................. 4-4
4.4.2 YUV422 8-bit Order .......................................................................................................................... 4-4
4.5 I/O Description ......................................................................................................................................... 4-5
4.6 Register Description................................................................................................................................. 4-6
4.6.1 Register Map .................................................................................................................................... 4-6
5.1 Overview of G3D...................................................................................................................................... 5-1
5.1.1 Key Features of G3D........................................................................................................................ 5-1
5.1.2 3D Features in G3D.......................................................................................................................... 5-2
5.1.3 USSE Features in G3D .................................................................................................................... 5-3
5.1.4 2D Features in G3D.......................................................................................................................... 5-4
5.1.5 Block Diagram of SGX540................................................................................................................ 5-5
5.1.6 Block Diagram of Integration Information ....................................................................................... 5-10
5.1.7 Register Map .................................................................................................................................. 5-11
6.1 Introduction .............................................................................................................................................. 6-1
6.1.1 Supported Standards........................................................................................................................ 6-1
6.1.2 Features............................................................................................................................................ 6-3
6.1.3 Target Performance and Functions .................................................................................................. 6-4
6.2 Hardware Overview ................................................................................................................................. 6-5
6.2.1 Block Diagram .................................................................................................................................. 6-5
6.2.2 Frame Memory ................................................................................................................................. 6-7
6.3 Register Description............................................................................................................................... 6-10
6.3.1 Register Map .................................................................................................................................. 6-10
6.3.2 Control Registers............................................................................................................................ 6-17
6.3.3 Codec Registers ............................................................................................................................. 6-35
6.3.4 Encoding Registers......................................................................................................................... 6-55
6.4 Shared Memory Interface ...................................................................................................................... 6-64
6.4.1 Host Interface ................................................................................................................................. 6-64
6.4.2 Shared Memory Structure .............................................................................................................. 6-65
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...