S5PC110_UM
4 3BMIPI CSIS
4-11
4.6.1.6 Interrupt Source Register (CSIS_INTSRC, R/W, Address = 0xFA60_0014)
This register identifies interrupt sources.
CSIS_INTSRC
Bit
Description
Initial State
EvenBefore [31]
Receives
non-image data at even frame and before
image.
Write 1 = Clears the status bit
Write 0 = No effect
0
EvenAfter [30]
Receives
non-image
data at even frame and after image.
Write 1 = Clears the status bit
Write 0 = No effect
0
OddBefore [29]
Receives
non-image
data at odd frame and before image.
Write 1 = Clears the status bit
Write 0 = No effect
0
OddAfter
[28]
Receives non-image data at odd frame and after image.
Write 1 = Clears status bit
Write 0 = No effect
0
Reserved [27:16]
Reserved
0
ERR_SOT_HS [15:12]
Specifies
start of transmission error.
0
Reserved [11:6]
Reserved
0
ERR_LOST_FS
[5]
Indicates the lost of Frame Start packet
0
ERR_LOST_FE
[4]
Indicates the lost of Frame End packet
0
ERR_OVER
[3]
Specifies overflow caused in image FIFO. The outer
bandwidth has to be faster than the input bandwidth.
However, image FIFO can overflow due to user fault.
There are two ways to prevent overflow:
Tune output pixel clock faster than current: WCLK_Src in
CSIS_CTRL register should be set to 1. Then assign a
faster clock.
Tune input byte clock slower than current: Set register in
camera module through I2C channel.
When this interrupt is generated,
Turn the camera off.
Assert software reset. If you do not assert software reset,
MIPI CSIS will not receive any data.
Tune the clock frequency and re-configure all the related
registers. MIPI CSIS module is now ready for operation.
Write 1 = Clears the status bit.
Write 0 = Has no effect.
0
ERR_ECC
[2]
Specifies ECC error.
Write 1 = Clears status bit
Write 0 = No effect
0
ERR_CRC
[1]
Specifies CRC error.
Write 1 = Clears status bit
Write 0 = No effect
0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...