S5PC110_UM
10 9BHIGH-DEFINITION MULTIMEDIA INTERFACE
10-7
10.1.6 HDMI PHY CONFIGURATION
HDMI PHY is configured using a dedicated I2C, which is only used in TX mode. The address of HDMI PHY is
0x70. The sequence of I2C data is shown in
Figure 10-4
.
Figure 10-4 Sequence of I2C Data
We recommend following sequence for HDMI PHY configuration
1) Clock path change : CLK_SRC1 [0]_bit (0xE010_0204) is set to "0" (SCLK_PIXEL)
2) HDMI PHY configuration through I2C : refer to below table.
3) HDMI LINK core reset : CORE_RSTOUT [0]_bit (0xFA10_0020) is set to "0" for 100us.
4) PHY ready check
5) Clock path change : CLK_SRC1 [0]_bit (0xE010_0204) is set to "1" (SCLK_HDMIPHY)
Upper sequence is prior to configuration of VP, MIXER and HDMI LINK.
Due to the security policy, below table's configuration is only opened, as shown in
Table 10-2
.
Table 10-2 HDMI PHY Configuration Table for 27MHz OSC_In
27MHz
(Pixel Clock Ratio)
27.027MHz
74.176MHz
74.25MHz
Addr
8b
8b
8b
8b
0x01 05h
05h
05h
05h
0x02 00h
00h
00h
00h
0x03 D8h
D8h
D8h
D8h
0x04 10h
10h
10h
10h
0x05 1Ch
9Ch
9Ch
1Ch
0x06 30h
02h
56h
30h
0x07 40h
32h
5Bh
40h
0x08 6Bh
6Bh
6Bh
6Bh
0x09 10h
10h
10h
10h
0x0A 02h
02h
01h
01h
0x0B 52h
52h
52h
52h
0x0C 4Fh
4Fh
BFh
7Fh
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...