S5PC110_UM
10 9BHIGH-DEFINITION MULTIMEDIA INTERFACE
10-44
10.3.3.14 Video Related Register (H_V_LINE_0/1/2)
•
H_V_LINE_0, R/W, Address = 0xFA11_00C0
•
H_V_LINE_1, R/W, Address = 0xFA11_00C4
•
H_V_LINE_2, R/W, Address = 0xFA11_00C8
H_V_LINE_0/1/2
Bit
Description
Initial State
H_LINE
[23:12]
Specifies the horizontal line length. For more details on
H_LINE, refer to “Reference CEA-861D”.
0x000
V_LINE [11:0]
Specifies
the vertical line length. For more details on
V_LINE, refer to “Reference CEA-861D”.
0x000
60Hz
720x480p
1280x720p
1920x1080i
1920x1080p
V_LINE
H_LINE
H_V_LINE
525(d)
858(d)
35a20d(h)
750(d)
1650(d)
6722ee(h)
1125(d)
2200(d)
898465(h)
1125(d)
2200(d)
898465(h)
50Hz
720x576p
1280x720p
1920x1080i
1920x1080p
V_LINE
H_LINE
H_V_LINE
625(d)
864(d)
360271(h)
750(d)
1980(d)
7bc2ee(h)
1125(d)
2640(d)
a50465(h)
1125(d)
2640(d)
a50465(h)
10.3.3.15 Video Related Register (VSYNC_POL, R/W, Address = 0xFA11_00E4)
VSYNC_POL
Bit
Description
Initial State
- [7:1]
Reserved
0x00
V_Sync_Pol_Sel
[0]
Specifies the start point detection polarity selection bit. The
sync shapes for 720p or 1080i are different from 480p and
576p. They have inverted shapes.
0 = Active high
1 = Active low
0
50/ 60 Hz
720x480p
720x576p
1280x720p
1920x1080i
1920x1080p
VSYNC_POL
1 1 0 0 0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...