S5PC110_UM
2 ADVANCED CRYPTO ENGINE
2-13
Register
Address
R/W
Description
Reset Value
AES_keydata_06 0xEA00_4094 W
Specifies the Key data to be used in
encryption/decryption: [95:64].
0x0000_0000
AES_keydata_07 0xEA00_4098 W
Specifies the Key data to be used in
encryption/decryption: [63:32].
0x0000_0000
AES_keydata_08 0xEA00_409C W
Specifies the Key data to be used in
encryption/decryption : [31:0].
0x0000_0000
TDES
TDES_CONF 0xEA00_5000
R/W Specifies
the
TDES configuration register.
0x0000_0000
TDES_STAT 0xEA00_5004
R/W Specifies
the TDES status register.
0x0000_0002
TDES_KEY1_0 0xEA00_5010
W
Specifies
the
TDES Input Key 1 [63:32].
0x0000_0000
TDES_KEY1_1 0xEA00_5014
W
Specifies
the
TDES Input Key 1 [31:0].
0x0000_0000
TDES_KEY2_0 0xEA00_5018
W
Specifies
the
TDES Input Key 2 [63:32].
0x0000_0000
TDES_KEY2_1 0xEA00_501C
W
Specifies
the
TDES Input Key 2 [31:0].
0x0000_0000
TDES_KEY3_0 0xEA00_5020
W
Specifies
the
TDES Input Key 3 [63:32].
0x0000_0000
TDES_KEY3_1 0xEA00_5024
W
Specifies
the
TDES Input Key 3 [31:0].
0x0000_0000
TDES_IV_0 0xEA00_5028
W
Specifies
the
TDES Initial vector [63:32].
0x0000_0000
TDES_IV_1 0xEA00_502C
W
Specifies
the
TDES Initial vector [31:0].
0x0000_0000
TDES_INPUT_0 0xEA00_5030
W
Specifies
the TDES Input Data [63:32].
0x0000_0000
TDES_INPUT_1 0xEA00_5034
W
Specifies
the TDES Input Data [31:0].
0x0000_0000
TDES_OUTPUT_0 0xEA00_5038 R Specifies
the TDES output Data [63:32].
0x0000_0000
TDES_OUTPUT_1 0xEA00_503C R Specifies
the TDES output Data [31:0].
0x0000_0000
HASH and PRNG
HASH_CONTROL_
1
0xEA00_6000
R/W Specifies the hash control register 1.
0x0000_0000
HASH_CONTROL_
2
0xEA00_6004
W
Specifies the hash control register 2.
0x0000_0000
HASH_FIFO_MOD
E_EN
0xEA00_6008
R/W Enables FIFO mode.
0x0000_0000
HASH_BYTE_SWA
P
0xEA00_600C
R/W Specifies the byte swap configuration register. 0x0000_0000
HASH_STATUS 0xEA00_6010
R
Specifies the status register.
0x0000_0001
HASH_MSG_SIZE_
LOW
0xEA00_6014
R/W Specifies the message size in bytes (lower 32-
bits).
0x0000_0000
HASH_MSG_SIZE_
HIGH
0xEA00_6018
R/W Specifies the message size in bytes (higher
32-bits).
0x0000_0000
HASH_DATA_IN_1 0xEA00_6020 W Specifies
the key/message input register 1.
Only effective when the FIFO mode is
disabled.
-
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...