List of Figures
Figure Title
Page
Number Number
Figure 1-1 Block Diagram of Display Controller................................................................................................. 1-1
Figure 1-2 Block Diagram of the Data Flow ....................................................................................................... 1-5
Figure 1-3 Block Diagram of the Interface ......................................................................................................... 1-6
Figure 1-4 16BPP (5:6:5) Display Types.......................................................................................................... 1-21
Figure 1-5 Blending Equation........................................................................................................................... 1-28
Figure 1-6 Blending Diagram ........................................................................................................................... 1-30
Figure 1-7 Blending Factor Decision................................................................................................................ 1-31
Figure 1-8 Color-Key Function Configurations................................................................................................. 1-32
Figure 1-9 Blending and Color-Key Function................................................................................................... 1-33
Figure 1-10 Blending Decision Diagram ............................................................................................................ 1-34
Figure 1-11 Image Enhancement Flow.............................................................................................................. 1-35
Figure 1-12 Image Enhancement Flow.............................................................................................................. 1-36
Figure 1-13 Hue Coefficient Decision ................................................................................................................ 1-37
Figure 1-14 Hue Control Block Diagram ............................................................................................................ 1-38
Figure 1-18 Sending Command......................................................................................................................... 1-43
Figure 1-19 Example of Scrolling in Virtual Display........................................................................................... 1-45
Figure 1-20 LCD RGB Interface Timing............................................................................................................. 1-46
Figure 1-21 LCD RGB Interface Timing (RGB parallel)..................................................................................... 1-47
Figure 1-22 LCD RGB Interface Timing (RGB skip) ........................................................................................ 1-48
Figure 1-25 LCD RGB Output Order.................................................................................................................. 1-51
Figure 1-26 Delta Structure and LCD RGB Interface Timing............................................................................. 1-52
Figure 1-27 Indirect i80 System Interface WRITE Cycle Timing ....................................................................... 1-54
Figure 2-1 Subset of Visual System in S5PC110 .............................................................................................. 2-2
Figure 2-2 Camera Interface Overview .............................................................................................................. 2-4
Figure 2-3 ITU-R BT 601 Input Timing Diagram ................................................................................................ 2-7
Figure 2-4 ITU-R BT 601 Interlace Handling Diagram....................................................................................... 2-7
Figure 2-5 ITU-R BT 656 Input Timing Diagram ................................................................................................ 2-8
Figure 2-6 Sync Signal Timing Diagram ............................................................................................................ 2-9
Figure 2-8 MIPI CSI DATA Alignment.............................................................................................................. 2-10
Figure 2-9 IO Connection Guide ...................................................................................................................... 2-11
Figure 2-10 Input / Output DMA Ports.............................................................................................................. 2-12
Figure 2-11 CAMIF Clock Generation.............................................................................................................. 2-13
Figure 2-12 Ping-pong Memory Hierarchy ....................................................................................................... 2-14
Figure 2-13 Memory Storing Style ................................................................................................................... 2-16
Figure 2-14 Timing Diagram for Camera Input Register setting ...................................................................... 2-17
Figure 2-15 Timing Diagram for DMA input Register Setting........................................................................... 2-17
Figure 2-16 Timing Diagram for Last IRQ (LastIRQEn is Enabled)................................................................. 2-18
Figure 2-18 Timing Diagram for IRQ (Input DMA Path)................................................................................... 2-19
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...