S5PC110_UM
3 CLOCK CONTROLLER
3-55
3.7.8 CLOCK MUX STATUS SFRS
3.7.8.1 Clock MUX Status SFRs (CLK_MUX_STAT0, R, Address = 0xE010_1100)
Clock MUX status registers show the status of glitch-free MUX logic. When CLK_SRCx SFR has been changed, it
takes several clock cycles. Therefore, S/W should check the status of glitch-free MUX if the SFR values are
applied.
CLK_MUX_STAT0
Bit
Description
Initial State
Reserved [31]
Reserved
0
ONENAND_SEL
[30:28]
Selection signal status of MUXFLASH
(001:HCLK_PSYS, 010:HCLK_DSYS, 1xx: On changing)
0x1
Reserved [27]
Reserved
0
MUX_PSYS_SEL
[26:24]
Selection signal status of MUX_PSYS
(001:SCLKMPLL, 010:SCLKA2M, 1xx: On changing)
0x1
Reserved [23]
Reserved
0
MUX_DSYS_SEL [22:20]
Selection
signal status of MUX_DSYS
(001:SCLKMPLL, 010:SCLKA2M, 1xx: On changing)
0x1
Reserved [19]
Reserved
0
MUX_MSYS_SEL
[18:16]
Selection signal status of MUX_MSYS
(001:SCLKAPLL, 010:SCLKMPLL, 1xx: On changing)
0x1
Reserved [15]
Reserved
0
VPLL_SEL
[14:12]
Selection signal status of MUXVPLL
(001: FINVPLL, 010: FOUTVPLL, 1xx: On changing)
0x1
Reserved [11]
Reserved
0
EPLL_SEL
[10:8]
Selection signal status of MUXEPLL
(001:FINPLL, 010:FOUTEPLL, 1xx: On changing)
0x1
Reserved [7]
Reserved
0
MPLL_SEL
[6:4]
Selection signal status of MUXMPLL
(001:FINPLL, 010:FOUTMPLL, 1xx: On changing)
0x1
Reserved [3]
Reserved
0
APLL_SEL
[2:0]
Selection signal status of MUXAPLL
(001:FINPLL, 010:FOUTAPLL, 1xx: On changing)
0x1
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...