S5PC110_UM
4 3BMIPI CSIS
4-8
4.6.1.2 D-PHY Control Register (CSIS_DPHYCTRL, R/W, Address = 0xFA60_0004)
This register controls D-PHY.
CSIS_DPHYCTRL
Bit
Description
Initial State
Reserved
[31:4]
Should not change the value.
0
DPHYOn
[4:0]
Enables D-PHY clock and data lane.
[4]: Data lane 3
[3]: Data lane 2
[2]: Data lane 1
[1]: Data lane 0
[0]: Clock lane
0 = Disables
1 = Enables
0
4.6.1.3 Configuration Register (CSIS_CONFIG, R/W, Address = 0xFA60_0008)
CSIS_CONFIG
Bit
Description
Initial State
Hsync_LIntv
[31:26]
Specifies the interval between Hsync falling and Hsync rising
(Line interval). As shown in
Figure 4-2
, t2 specifies this
interval.
6’h00 ~ 6’h3F cycle of Pixel clock.
0
Vsync_SIntv
[25:20]
Specifies the interval between Vsync rising and first Hsync
rising. As shown in
Figure 4-2
, t1 specifies this interval.
6’h00 ~ 6’h3F cycle of Pixel clock
0
Vsync_EIntv
[19:8]
Specifies the interval between last Hsync falling and Vsync
falling. As shown in
Figure 4-2
, t5 specifies this interval.
12’h000 ~ 12’hFFF cycle of Pixel clock
0
DataFormat[5:0]
[7:2]
Specifies the image data format.
0x1E = YUV422 (8-bit)
0x2A = RAW8
0x2B = RAW10
0x2C = RAW12
0x30 = user defined 1
0x31 = user defined 2
0x32 = user defined 3
0x33 = user defined 4
Others = Reserved
0
NumOfDatLane
[1:0]
Specifies the number of data lanes.
00 = 1 Data Lane
01 = 2 Data Lane
10 = 3 Data Lane
11 = 4 Data Lane
0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...