S5PC110_UM
10 9BHIGH-DEFINITION MULTIMEDIA INTERFACE
10-81
SPDIFIN_CONFIG_1
Bit
Description
Initial State
U_V_C_P_report
[2]
0 = Neglects ‘user_bit’, ‘validity_bit’, ’channel status’, and
‘parity_bit’ of SPDIF format.
1 = Reports ‘user_bit’, ‘validity_bit’, ‘channel status’, and
‘parity_bit’ of SPDIF format
The report will be delivered via HDMI for each sub-frame.
Valid only if SPDIFIN_CONFIG. data_align is set for 32-bit
mode. For more information, see
SPDIFIN_DATA_BUF_x.
0
-
[1]
Reserved (Must be ‘1’)
1
data_align
[0]
0 = 16-bit mode
1 = 32-bit mode
16-bit: Only takes 16-bits from MSB in a sub-frame of
SPDIF format, and then concatenates two consecutive
16-bit data in one 32-bit register of
SPDIFIN_DATA_BUF_x.
32-bit: Only takes data from one subframe with zero
padding to MSB part. For example, 0x00ffffff for 24-bit
data.
With stream mode, set ‘word_length_value_mode’ as 1
and set SPDIFIN_USER_VALUE.word_length_manual as
3b000.
- These two modes will be applied to both modes of
SPDIFIN_CONFIG.data_type, that is, PCM or stream. For
more information, see SPDIFIN_DATA_BUF_x.
0
10.3.4.6 SPDIF Register (SPDIFIN_CONFIG_2, R/W, Address = 0xFA13_0014)
SPDIFIN_CONFIG_2
Bit
Description
Initial State
- [7:4]
Reserved
0x0
clk_divisor [3:0]
SPDIFIN_internal_clock = system_clock / (clk_d 1)
(SPDIFIN_internal_clock
≤
135 Mhz)
SPDIFIN over-samples the SPDIF input signal with
internal clock that is divided from system clock.
Recommended over-sampling ratio is 8~10, thus the
following calculation holds:
Recommended SPDIFIN_internal_clock
= Sampling Frequency of SPDIF Input Signal * 64-bits *
10 times over-sampling
For example, 48 kHz * 64-bits * 10 times over-sampling =
31 Mhz.
0x0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...