S5PC110_UM
2 GENERAL PURPOSE INPUT/ OUTPUT
2-10
2.1.5.3 Pin Mux Description
@Reset
Sleep
Pin Name
GPIO
Func0
Func1
Func2
Func3
Default
PUD
I/O
State
Pad Type
XuRXD[0] GPA0[0]
UART_0_RXD
GPI
PD
I(L)
A1
PBIDIRSE_G
XuTXD[0] GPA0[1]
UART_0_TXD
GPI
PD
I(L)
A1
PBIDIRSE_G
XuCTSn[0] GPA0[2]
UART_0_CTSn
GPI
PD
I(L)
A1
PBIDIRSE_G
XuRTSn[0] GPA0[3]
UART_0_RTSn
GPI
PD
I(L)
A1
PBIDIRSE_G
XuRXD[1] GPA0[4]
UART_1_RXD
GPI
PD
I(L)
A1
PBIDIRSE_G
XuTXD[1] GPA0[5]
UART_1_TXD
GPI
PD
I(L)
A1
PBIDIRSE_G
XuCTSn[1] GPA0[6]
UART_1_CTSn
GPI
PD
I(L)
A1
PBIDIRSE_G
XuRTSn[1] GPA0[7]
UART_1_RTSn
GPI
PD
I(L)
A1
PBIDIRSE_G
XuRXD[2] GPA1[0]
UART_2_RXD
UART_AUDIO_
RXD
GPI
PD
I(L)
A2
PBIDIRSE_G
XuTXD[2] GPA1[1]
UART_2_TXD
UART_AUDIO_
TXD
GPI
PD
I(L)
A2
PBIDIRSE_G
XuRXD[3] GPA1[2]
UART_3_RXD
UART_2_CTSn
GPI
PD
I(L)
A2
PBIDIRSE_G
XuTXD[3] GPA1[3]
UART_3_TXD
UART_2_RTSn
GPI
PD
I(L)
A2
PBIDIRSE_G
XspiCLK[0] GPB[0] SPI_0_CLK
GPI
PD
I(L)
A1
PBIDIRF_G
XspiCSn[0] GPB[1] SPI_0_nSS
GPI
PD
I(L)
A1
PBIDIRF_G
XspiMISO[0] GPB[2] SPI_0_MISO
GPI
PD
I(L)
A1
PBIDIRF_G
XspiMOSI[0] GPB[3] SPI_0_MOSI
GPI
PD
I(L)
A1
PBIDIRF_G
XspiCLK[1] GPB[4] SPI_1_CLK
GPI
PD
I(L)
A1
PBIDIRF_G
XspiCSn[1] GPB[5] SPI_1_nSS
GPI
PD
I(L)
A1
PBIDIRF_G
XspiMISO[1] GPB[6] SPI_1_MISO
GPI
PD
I(L)
A1
PBIDIRF_G
XspiMOSI[1] GPB[7] SPI_1_MOSI
GPI
PD
I(L)
A1
PBIDIRF_G
Xi2s1SCLK GPC0[0] I2S_1_SCLK PCM_1_SCLK AC97BITCLK
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2s1CDCLK GPC0[1] I2S_1_CDCLK
PCM_1_EXTCLK
AC97RESETn
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2s1LRCK GPC0[2] I2S_1_LRCK PCM_1_FSYNC
AC97SYNC
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2s1SDI GPC0[3] I2S_1_SDI PCM_1_SIN AC97SDI
GPI
PD
I(L)
A1
PBIDIRSE_G
Xi2s1SDO GPC0[4] I2S_1_SDO PCM_1_SOUT AC97SDO
GPI
PD
I(L)
A1
PBIDIRSE_G
Xpcm2SCLK GPC1[0] PCM_2_SCLK SPDIF_0_OUT I2S_2_SCLK
GPI
PD
I(L)
A1
PBIDIRSE_G
Xpcm2EXTCLK GPC1[1] PCM_2_EXTCLK
SPDIF_EXTCLK
I2S_2_CDCLK
GPI
PD
I(L)
A1
PBIDIRSE_G
Xpcm2FSYNC GPC1[2] PCM_2_FSYNC LCD_FRM
I2S_2_LRCK
GPI
PD
I(L)
A1
PBIDIRSE_G
Xpcm2SIN GPC1[3] PCM_2_SIN
I2S_2_SDI
GPI
PD
I(L)
A1
PBIDIRSE_G
Xpcm2SOUT GPC1[4] PCM_2_SOUT
I2S_2_SDO
GPI
PD
I(L)
A1
PBIDIRSE_G
XpwmTOUT[0] GPD0[0]
TOUT_0
GPI
PD
I(L)
A1
PBIDIRSE_G
XpwmTOUT[1] GPD0[1]
TOUT_1
GPI
PD
I(L)
A1
PBIDIRSE_G
XpwmTOUT[2] GPD0[2]
TOUT_2
GPI
PD
I(L)
A1
PBIDIRSE_G
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...