List of Figures
Figure Title
Page
Number Number
Figure 1-1 Block Diagram of UART.................................................................................................................... 1-2
Figure 1-2 UART AFC Interface......................................................................................................................... 1-4
Figure 1-3 UART Receives the Five Characters Including Two Errors ............................................................. 1-7
Figure 1-4 IrDA Function Block Diagram ........................................................................................................... 1-8
Figure 1-5 Serial I/O Frame Timing Diagram (Normal UART) ........................................................................... 1-8
Figure 1-6 Infra-Red Transmit Mode Frame Timing Diagram............................................................................ 1-9
Figure 1-7 Infra-Red Receive Mode Frame Timing Diagram............................................................................. 1-9
Figure 1-8 Input Clock Diagram for UART ....................................................................................................... 1-10
Figure 1-9 nCTS and Delta CTS Timing Diagram ........................................................................................... 1-24
Figure 1-10 Block diagram of UINTSP, UINTP and UINTM .............................................................................. 1-30
Figure 2-1 I2C-Bus Block Diagram .................................................................................................................... 2-2
Figure 2-2 Start and Stop Condition................................................................................................................... 2-3
Figure 2-3 I2C-Bus Interface Data Format......................................................................................................... 2-4
Figure 2-5 Acknowledge on the I2C-Bus ........................................................................................................... 2-5
Figure 2-6 Operations for Master/Transmitter Mode.......................................................................................... 2-7
Figure 2-7 Operations for Master/ Receiver Mode............................................................................................. 2-8
Figure 2-8 Operations for Slave/ Transmitter Mode........................................................................................... 2-9
Figure 2-9 Operations for Slave/Receiver Mode.............................................................................................. 2-10
Figure 3-1 SPI Transfer Format ......................................................................................................................... 3-4
Figure 4-1 USB System Block Diagram ............................................................................................................. 4-2
Figure 4-2 USB 2.0 Host Controller Block Diagram........................................................................................... 4-3
Figure 5-1 System Level Block Diagram............................................................................................................ 5-2
Figure 5-2 OTG Link CSR Memory Map............................................................................................................ 5-6
Figure 5-3 OTG FIFO Mapping .......................................................................................................................... 5-7
Figure 5-4 USB PHY Clock Path...................................................................................................................... 5-28
Figure 6-2 MODEM I/F Address Mapping.......................................................................................................... 6-3
Figure 6-3 Modem Interface Write Timing Diagram (Standard Mode)............................................................... 6-4
Figure 7-1 SDMMC Clock Domain..................................................................................................................... 7-2
Figure 7-2 SD Card Detect Sequence ............................................................................................................... 7-3
Figure 7-3 SD Clock Supply Sequence.............................................................................................................. 7-4
Figure 7-4 SD Clock Stop Sequence ................................................................................................................. 7-5
Figure 7-5 SD Clock Frequency Change Sequence.......................................................................................... 7-6
Figure 7-6 SD Bus Power Control Sequence .................................................................................................... 7-7
Figure 7-7 Change Bus Width Sequence........................................................................................................... 7-8
Figure 7-8 Timeout Setting Sequence ............................................................................................................... 7-9
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...