S5PC110_UM
1 VECTORED INTERRUPT CONTROLLER
1-8
Register
Address
R/W
Description
Reset Value
VIC0VECTADDR19 0xF200_014C
R/W Specifies
the Vector Address 19 Register 0x00000000
VIC0VECTADDR20 0xF200_0150
R/W Specifies
the Vector Address 20 Register 0x00000000
VIC0VECTADDR21 0xF200_0154
R/W Specifies
the Vector Address 21 Register 0x00000000
VIC0VECTADDR22 0xF200_0158
R/W Specifies
the Vector Address 22 Register 0x00000000
VIC0VECTADDR23 0xF200_015C
R/W Specifies
the Vector Address 23 Register 0x00000000
VIC0VECTADDR24 0xF200_0160
R/W Specifies
the Vector Address 24 Register 0x00000000
VIC0VECTADDR25 0xF200_0164
R/W Specifies
the Vector Address 25 Register 0x00000000
VIC0VECTADDR26 0xF200_0168
R/W Specifies
the Vector Address 26 Register 0x00000000
VIC0VECTADDR27 0xF200_016C
R/W Specifies
the Vector Address 27 Register 0x00000000
VIC0VECTADDR28 0xF200_0170
R/W Specifies
the Vector Address 28 Register 0x00000000
VIC0VECTADDR29 0xF200_0174
R/W Specifies
the Vector Address 29 Register 0x00000000
VIC0VECTADDR30 0xF200_0178
R/W Specifies
the Vector Address 30 Register 0x00000000
VIC0VECTADDR31 0xF200_017C
R/W Specifies
the Vector Address 31 Register 0x00000000
VIC0VECPRIORITY0 0xF200_0200
R/W Specifies
the Vector Priority 0 Register
0xF
VIC0VECTPRIORITY1 0xF200_0204
R/W Specifies
the Vector Priority 1 Register
0xF
VIC0VECTPRIORITY2 0xF200_0208
R/W Specifies
the Vector Priority 2 Register
0xF
VIC0VECTPRIORITY3 0xF200_020C
R/W Specifies
the Vector Priority 3 Register
0xF
VIC0VECTPRIORITY4 0xF200_0210
R/W Specifies
the Vector Priority 4 Register
0xF
VIC0VECTPRIORITY5 0xF200_0214
R/W Specifies
the Vector Priority 5 Register
0xF
VIC0VECTPRIORITY6 0xF200_0218
R/W Specifies
the Vector Priority 6 Register
0xF
VIC0VECTPRIORITY7 0xF200_021C
R/W Specifies
the Vector Priority 7 Register
0xF
VIC0VECTPRIORITY8 0xF200_0220
R/W Specifies
the Vector Priority 8 Register
0xF
VIC0VECTPRIORITY9 0xF200_0224
R/W Specifies
the Vector Priority 9 Register
0xF
VIC0VECTPRIORITY10 0xF200_0228
R/W Specifies
the Vector Priority 10 Register
0xF
VIC0VECTPRIORITY11 0xF200_022C
R/W Specifies
the Vector Priority 11 Register
0xF
VIC0VECTPRIORITY12 0xF200_0230
R/W Specifies
the Vector Priority 12 Register
0xF
VIC0VECTPRIORITY13 0xF200_0234
R/W Specifies
the Vector Priority 13 Register
0xF
VIC0VECTPRIORITY14 0xF200_0238
R/W Specifies
the Vector Priority 14 Register
0xF
VIC0VECTPRIORITY15 0xF200_023C
R/W Specifies
the Vector Priority 15 Register
0xF
VIC0VECTPRIORITY16 0xF200_0240
R/W Specifies
the Vector Priority 16 Register
0xF
VIC0VECTPRIORITY17 0xF200_0244
R/W Specifies
the Vector Priority 17 Register
0xF
VIC0VECTPRIORITY18 0xF200_0248
R/W Specifies
the Vector Priority 18 Register
0xF
VIC0VECTPRIORITY19 0xF200_024C
R/W Specifies
the Vector Priority 19 Register
0xF
VIC0VECTPRIORITY20 0xF200_0250
R/W Specifies
the Vector Priority 20 Register
0xF
VIC0VECTPRIORITY21 0xF200_0254
R/W Specifies
the Vector Priority 21 Register
0xF
VIC0VECTPRIORITY22 0xF200_0258
R/W Specifies
the Vector Priority 22 Register
0xF
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...