S5PC110_UM
7 SD/MMC CONTROLLER
7-65
NORINTSTS
Bit
Description
Initial State
0 = Card state stable or Debouncing
STABUFRDRDY
[5]
Buffer Read Ready
This status is set if the Buffer Read Enable changes from 0 to 1.
Refer to the Buffer Read Enable in the Present State register
(9.10). (RW1C)
1 = Ready to read buffer
0 = Not ready to read buffer
0
STABUFWTRDY
[4] Buffer
Write
Ready
This status is set if the Buffer Write Enable changes from 0 to 1.
Refer to the Buffer Write Enable in the Present State register
(9.10). (RW1C)
1 = Ready to write buffer
0 = Not ready to write buffer
0
STADMAINT
[3] DMA
Interrupt
This status is set if the Host Controller detects the Host SDMA
Buffer boundary during transfer. Refer to the Host SDMA Buffer
Boundary in the Block Size register (9.3). Other DMA interrupt
factors may be added in the future.
In case of ADMA, by setting interrupt field in the descriptor table,
Host Controller generates this interrupt. If it is used for
debugging. This interrupt is not generated after the Transfer
Complete. (RW1C)
1 = Generates DMA Interrupt
0 = No DMA Interrupt
0
STABLKGAP
[2] Block
Gap
Event
If the Stop At Block Gap Request in the Block Gap Control
register is set, this bit is set if both read/ write transaction is
stopped at a block gap. If Stop At Block Gap Request is not set
to 1, this bit is not set to 1. (RW1C)
(1) In the case of a Read Transaction
This bit is set at the falling edge of the DAT Line Active Status
(When the transaction is stopped at SD Bus timing. The Read
Wait must be supported in order to use this function).
(2) Case of Write Transaction
This bit is set at the falling edge of Write Transfer Active Status
(After getting CRC status at SD Bus timing).
1 = Transaction stopped at block gap
0 = No Block Gap Event
0
STATRANCMPLT
[1] Transfer
Complete
This bit is set if a read/ write transfer is complete.
(1) In the case of a Read Transaction
This bit is set at the falling edge of Read Transfer Active Status.
There are two cases in which this interrupt is generated. The first
is if a data transfer is complete as specified by data length (After
the last data has been read to the Host System). The second if
data has stopped at the block gap and complete the data transfer
by setting the Stop At Block Gap Request in the Block Gap
0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...