S5PC110_UM
2 GENERAL PURPOSE INPUT/ OUTPUT
2-14
@Reset
Sleep
Pin Name
GPIO
Func0
Func1
Func2
Func3
Default
PUD
I/O
State
Pad Type
XEINT[30] GPH3[6]
KP_ROW[6]
GPI
PD
I(L)
B1
PBIDIR_ALV
XEINT[31] GPH3[7]
KP_ROW[7]
GPI
PD
I(L)
B1
PBIDIR_ALV
Xi2s0SCLK GPI[0] I2S_0_SCLK
PCM_0_SCLK
Func0
PD
O(L)
A1
PBIDIRSE_G
Xi2s0CDCLK GPI[1] I2S_0_CDCLK
PCM_0_EXTCLK
Func0
PD
O(L)
A1
PBIDIRSE_G
Xi2s0LRCK GPI[2] I2S_0_LRCK
PCM_0_FSYNC
Func0
PD
O(L)
A1
PBIDIRSE_G
Xi2s0SDI GPI[3] I2S_0_SDI PCM_0_SIN
Func0
PD
I(L)
A1
PBIDIRSE_G
Xi2s0SDO[0] GPI[4] I2S_0_SDO[0]
PCM_0_SOUT
Func0
PD
O(L)
A1
PBIDIRSE_G
Xi2s0SDO[1] GPI[5] I2S_0_SDO[1]
Func0
PD
O(L)
A1
PBIDIRSE_G
Xi2s0SDO[2] GPI[6] I2S_0_SDO[2]
Func0
PD
O(L)
A1
PBIDIRSE_G
XmsmADDR[0] GPJ0[0] MSM_ADDR[0] CAM_B_DATA[0]
CF_ADDR[0]
MIPI_BYT
E_CLK
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[1] GPJ0[1] MSM_ADDR[1] CAM_B_DATA[1]
CF_ADDR[1]
MIPI_ESC
_CLK
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[2] GPJ0[2] MSM_ADDR[2] CAM_B_DATA[2]
CF_ADDR[2]
TS_CLK
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[3] GPJ0[3] MSM_ADDR[3] CAM_B_DATA[3]
CF_IORDY TS_SYNC
GPI
PD I(L) A5 PBIDIRSE_G
XmsmADDR[4] GPJ0[4] MSM_ADDR[4] CAM_B_DATA[4]
CF_INTRQ TS_VAL
GPI
PD I(L) A5 PBIDIRSE_G
XmsmADDR[5] GPJ0[5] MSM_ADDR[5] CAM_B_DATA[5]
CF_DMARQ
TS_DATA
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[6] GPJ0[6] MSM_ADDR[6] CAM_B_DATA[6]
CF_DRESETN
TS_ERRO
R
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[7] GPJ0[7] MSM_ADDR[7] CAM_B_DATA[7]
CF_DMACKN
MHL_D0
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[8] GPJ1[0] MSM_ADDR[8] CAM_B_PCLK
SROM_ADDR_1
6to22[0]
MHL_D1
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[9] GPJ1[1] MSM_ADDR[9] CAM_B_VSYNC
SROM_ADDR_1
6to22[1]
MHL_D2
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[10] GPJ1[2] MSM_ADDR[10] CAM_B_HREF
SROM_ADDR_1
6to22[2]
MHL_D3
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[11] GPJ1[3] MSM_ADDR[11] CAM_B_FIELD
SROM_ADDR_1
6to22[3]
MHL_D4
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[12] GPJ1[4] MSM_ADDR[12]
CAM_B_CLKOUT
SROM_ADDR_1
6to22[4]
MHL_D5
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmADDR[13] GPJ1[5] MSM_ADDR[13] KP_COL[0]
SROM_ADDR_1
6to22[5]
MHL_D6
GPI PD
I(L)
A5
PBIDIRSE_G
XmsmDATA[0] GPJ2[0] MSM_DATA[0] KP_COL[1] CF_DATA[0]
MHL_D7
GPI PD
I(L) A5
PBIDIRSE_G
XmsmDATA[1] GPJ2[1] MSM_DATA[1] KP_COL[2] CF_DATA[1]
MHL_D8
GPI PD
I(L) A5
PBIDIRSE_G
XmsmDATA[2] GPJ2[2] MSM_DATA[2] KP_COL[3] CF_DATA[2]
MHL_D9
GPI PD
I(L) A5
PBIDIRSE_G
XmsmDATA[3] GPJ2[3] MSM_DATA[3] KP_COL[4] CF_DATA[3]
MHL_D10
GPI
PD I(L) A5 PBIDIRSE_G
XmsmDATA[4] GPJ2[4] MSM_DATA[4] KP_COL[5] CF_DATA[4]
MHL_D11
GPI
PD I(L) A5 PBIDIRSE_G
XmsmDATA[5] GPJ2[5] MSM_DATA[5] KP_COL[6] CF_DATA[5]
MHL_D12
GPI
PD I(L) A5 PBIDIRSE_G
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...