S5PC110_UM
7 SD/MMC CONTROLLER
7-49
PRNSTS
Bit
Description
Initial State
generated if this bit changes to 0.
1 = Transferring data
0 = No valid data
WTTRANACT [8]
Write
Transfer Active (ROC)
This status indicates that a write transfer is active. If this bit is 0, it
means no valid write data exists in the Host Controller.
This bit is set in either of the following cases:
(1) After the end bit of the write command.
(2) If 1 is written to Continue Request in the Block Gap Control
register to restart a write transfer.
This bit is cleared in either of the following cases:
(1) After getting the CRC status of the last data block as specified by
the transfer count (Single and Multiple)
(2) After getting the CRC status of any block where data
transmission is about to be stopped by a Stop At Block Gap
Request.
During a write transaction, if this bit is changed to 0 a Block Gap
Event interrupt is generated, as result of the Stop At Block Gap
Request being set. This status is useful for the Host Driver to
determine the right time to issue commands during write busy.
1 = Transferring data
0 = No valid data
0
Reserved [7:3]
Reserved
0
DATLINEACT
[2]
DAT Line Active (ROC)
This bit indicates whether one of the DAT line on SD Bus is in use.
(a) In the case of read transactions
This status indicates if a read transfer is In-progress on the SD Bus.
Change in this value from 1 to 0 between data blocks generates a
Block Gap Event interrupt in the Normal Interrupt Status register.
This bit is set in either of the following cases:
(1) After the end bit of the read command.
(2) If 1 is written to Continue Request in the Block Gap Control
register to restart a read transfer.
This bit is cleared in either of the following cases:
(1) If the end bit of the last data block is sent from the SD Bus to the
Host Controller.
(2) When beginning a wait read transfer at a stop at the block gap
initiated by a Stop At Block Gap Request.
The Host Controller waits at the next block gap by driving Read Wait
at the start of the interrupt cycle. If the Read Wait signal is already
driven (data buffer cannot receive data), the Host Controller waits for
current block gap by continuing to drive the Read Wait signal. It is
necessary to support Read Wait in order to use suspend/ resume
function.
(b) In the case of write transactions
This status indicates that a write transfer is executing on the SD
Bus. Change in this value from 1 to 0 generates a Transfer
0
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...