6.5 Metadata Interface ................................................................................................................................. 6-75
6.5.1 Shared Memory Interface for Decoders ......................................................................................... 6-76
6.5.2 Shared Memory Interface for Encoders ......................................................................................... 6-80
7.1 Overview of Tvout and Video DAC .......................................................................................................... 7-1
7.2 Key Features of Tvout and Video DAC.................................................................................................... 7-1
7.2.1 I/O and Control ................................................................................................................................. 7-1
7.2.2 Video Standard Compliances for CVBS:.......................................................................................... 7-1
7.2.3 Ancillary Data Insertion..................................................................................................................... 7-1
7.2.4 Post Processing................................................................................................................................ 7-1
7.3 Data Flow ................................................................................................................................................. 7-2
7.4 Timing Generation (TG Module) .............................................................................................................. 7-3
7.4.1 525/60 Hz ......................................................................................................................................... 7-3
7.4.2 625/50 Hz ......................................................................................................................................... 7-3
7.4.3 3.579545 MHz .................................................................................................................................. 7-3
7.4.4 4.43361875 MHz .............................................................................................................................. 7-3
7.4.5 3.57561149 MHz .............................................................................................................................. 7-3
7.4.6 3.58205625 MHz .............................................................................................................................. 7-3
7.5 Anti Aliasing Filter (AAF module) ............................................................................................................. 7-8
7.6 Ancillary Data insertion (VBI module) .................................................................................................... 7-11
7.8 Illegal Color Compensation (CVBS module).......................................................................................... 7-17
7.10 Register Control (CTRL Module) ......................................................................................................... 7-21
7.11 I/O DesCription..................................................................................................................................... 7-21
7.12 Register Description............................................................................................................................. 7-22
7.12.1 Register Map ................................................................................................................................ 7-22
7.12.2 Shadow Registers ........................................................................................................................ 7-58
7.13 Video DAC ........................................................................................................................................... 7-60
7.13.1 General Description...................................................................................................................... 7-60
7.13.2 Features........................................................................................................................................ 7-60
7.13.3 Core Port Description ................................................................................................................... 7-60
7.13.4 Full Scale Voltage Modification .................................................................................................... 7-61
7.14 Appendix ................................................................................................................................................ 7-1
7.14.1 Vertical Bar Pheomenon................................................................................................................. 7-1
8.1 Overview of Video Processor................................................................................................................... 8-1
8.1.1 Key Features of Video Processor..................................................................................................... 8-1
8.2 Block Diagram of Video Processor .......................................................................................................... 8-2
8.3 Function Description of Video Processor................................................................................................. 8-3
8.3.1 BOB in Video Processor................................................................................................................... 8-3
8.3.2 Nterlace to Progressive Conversion ................................................................................................. 8-4
8.4 Register Description................................................................................................................................. 8-5
8.4.1 Register Map .................................................................................................................................... 8-5
9.1 Overview of Mixer .................................................................................................................................... 9-1
9.1.1 Key Features of Mixer ...................................................................................................................... 9-1
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...