S5PC110_UM
4 NAND FLASH CONTROLLER
4-31
4.5.3.8 ECC Parity Conversion Register (NFECCCONECC0~6, R/W, Address = 0xB0E2_0110 ~
0xB0E2_0128)
NFECCCONECC0
Bit
Description
Initial State
4
th
Conversion Code
[31:24]
4
th
ECC Parity conversion code
0x00
3
rd
Conversion Code
[23:16]
3
rd
ECC Parity conversion code
0x00
2
nd
Conversion Code
[15:8]
2
nd
ECC Parity conversion code
0x00
1
st
Conversion Code
[7:0]
1
st
ECC Parity conversion code
0x00
NFECCCONECC1
Bit
Description
Initial State
8
th
Conversion Code
[31:24]
8
th
ECC Parity conversion code
0x00
7
th
Conversion Code
[23:16]
7
th
ECC Parity conversion code
0x00
6
th
Conversion Code
[15:8]
6
th
ECC Parity conversion code
0x00
5
th
Conversion Code
[7:0]
5
th
ECC Parity conversion code
0x00
NFECCCONECC2
Bit
Description
Initial State
12
th
Conversion Code
[31:24]
12
th
ECC Parity conversion code
0x00
11
th
Conversion Code
[23:16]
11
th
ECC Parity conversion code
0x00
10
th
Conversion Code
[15:8]
10
th
ECC Parity conversion code
0x00
9
th
Conversion Code
[7:0]
9
th
ECC Parity conversion code
0x00
NFECCCONECC3
Bit
Description
Initial State
16
th
Conversion Code
[31:24]
16
th
ECC Parity conversion code
0x00
15
th
Conversion Code
[23:16]
15
th
ECC Parity conversion code
0x00
14
th
Conversion Code
[15:8]
14
th
ECC Parity conversion code
0x00
13
th
Conversion Code
[7:0]
13
th
ECC Parity conversion code
0x00
NFECCCONECC4
Bit
Description
Initial State
20
th
Conversion Code
[31:24]
20
th
ECC Parity conversion code
0x00
19
th
Conversion Code
[23:16]
19
th
ECC Parity conversion code
0x00
18
th
Conversion Code
[15:8]
18
th
ECC Parity conversion code
0x00
17
th
Conversion Code
[7:0]
17
th
ECC Parity conversion code
0x00
NFECCCONECC5
Bit
Description
Initial State
24
th
Conversion Code
[31:24]
24
th
ECC Parity conversion code
0x00
23
th
Conversion Code
[23:16]
23
th
ECC Parity conversion code
0x00
22
th
Conversion Code
[15:8]
22
th
ECC Parity conversion code
0x00
21
th
Conversion Code
[7:0]
21
th
ECC Parity conversion code
0x00
NFECCCONECC6
Bit
Description
Initial State
Reserved [31:16]
Reserved
0x0000
26
th
Conversion Code
[15:8]
26
th
ECC Parity conversion code
0x00
25
th
Conversion Code
[7:0]
25
th
ECC Parity conversion code
0x00
NOTE:
For more information about ECC parity conversion codes, refer to the 4.3.11
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...